



# **PSoC<sup>®</sup> 1 Selecting Analog Ground and Reference**

Author: Dennis Seguine Associated Project : NO Associated Part Family: CY8C24xxx, CY8C27xxx, CY8C28xxx, CY8C29xxx Software Version: NA Associated Application Notes: AN2017

AN2219 describes the internal ground and reference structure in detail and outlines the applicability of each reference setting to typical system designs.

### 1 Introduction

Analog voltage measurement and signal processing applications in PSoC<sup>®</sup> require the use of a precision ground and voltage references. Selecting the correct analog ground and voltage reference is essential in establishing accurate system performance. The PSoC offers considerable flexibility in setting references.

## 2 Analog Ground

The PSoC Programmable System-on-Chip operates on a single power supply between 3.0 and 5.25 volts. Analog signals in most systems are typically of both positive and negative polarity around some reference or ground. The PSoC only handles signals of positive polarity with respect to VSS. An artificial ground is constructed on the chip to provide a reference point for signals of both polarities; this reference is called Analog Ground.

The ground for analog circuits must be quiet and free from interaction between circuits connected to ground. In standard system designs, this is accomplished by using a dedicated ground plane in the PCB design, or at the very least, by using wide ground traces. Unfortunately, there is no solid copper ground plane in the PSoC chip. Routing a ground signal around the chip, with load currents into and out of each analog block results in the sum of the currents developing a noise voltage across the routing resistance. This noise is common to all signals. The ground noise could be so high as to make low-level signal processing difficult.

In order to take advantage of a common ground for all signals, the ground signal is routed to all analog blocks then buffered locally with an op-amp. The reference and ground structure is shown in Figure 1.



Figure 1. Ground and Reference Structure

The analog ground voltage can be derived from a voltage divider connected to  $V_{dd}$ , the positive power supply, an external input, or a multiple of the on-chip bandgap reference. When the analog ground is derived from a multiple of the bandgap it is relatively immune to power supply variations.



### 3 What's a BandGap?

The term bandgap refers to the potential difference between the valence band and the conduction band in atomic structures. The operation of the bandgap reference is simple and discussed at great length in numerous semiconductor design references (see the Appendix for suggested reading). The voltage difference between two diodes is used to generate a current proportional to absolute temperature (PTAT) in a resistor.

A current mirror is used to generate a voltage in a second resistor; this voltage is added to the voltage of one of the diodes. The diode voltage temperature coefficient is negative; the PTAT temperature coefficient is positive. The ratios of the diode sizes and resistor values are chosen so that the first order temperature dependence of the diode and the PTAT current cancel. The resulting voltage is quite stable and has parabolic temperature dependence. An example of a bandgap circuit is shown in Figure 2.



Figure 2. Example BandGap Circuit

The typical performance of the PSoC bandgap reference is shown in Figure 3.

Figure 3. Typical PSoC BandGap Performance



The excellent accuracy and stability of the PSoC bandgap reference are achieved by actively trimming the PTAT current source for magnitude and temperature performance in the wafer and final package test steps of the manufacturing process. The initial value at room temperature is set slightly above the nominal 1.300 volts so that temperature variations (always negative from the peak value) result in an average value close to the specification over the full operating temperature range.



### 4 Reference Structure

In addition to the analog ground, the reference generator forms signals RefHI, above analog ground, and RefLO, below analog ground. These are generated in the reference block by adding and subtracting the reference voltage from the analog ground signal using op-amps, as shown in Figure 1. The references are used primarily for setting ADC and DAC ranges.

The analog ground and reference values are selected in the global resources window of PSoC Designer, as shown in Figure 4.

Figure 4. Reference Selections



These selections are shown in graphical form in Figure 5. Some ground and reference settings are suitable for use at both 3.3 and 5.0 volts. Other settings generate reference values out of range for 3.3 V systems.



Figure 5. Reference Ranges

The op-amps in the reference outputs require a certain amount of headroom, typically 0.3 volts from each supply rail. When the analog ground and reference are derived from external sources, the RefHI and RefLO signals must meet this requirement.

In cases where the reference is the supply rail (e.g.,  $V_{DD}/2 + V_{DD}/2$ , RefH =  $V_{DD}$ , RefLO =  $V_{SS}$ ), the reference output opamps are switched off and the reference is simply switched directly to the appropriate supply rail.

Digital-to-analog converter (DAC) outputs are scaled to the reference values. DAC outputs connected to external loads must go through the analog output buffers. The analog output buffers in the PSoC are not rail-to-rail, but typically reach 0.4 volts from  $V_{SS}$  and 0.6 volts from  $V_{DD}$ , so system designs must accommodate this output swing even if the reference outputs are set to  $V_{DD}$  or  $V_{SS}$ .

While the analog ground is buffered in each analog block, RefHI and RefLO are not. Load currents from the block are either very low and static in the continuous time blocks or dependent on clock speed in the switched capacitor blocks.



The RefHI and RefLO outputs must settle to their nominal values on every cycle of the analog column clock when loaded by analog user modules. The reference power level, shown in Figure 6, must be set to the same level as the highest power analog user module.

#### Figure 6. Reference Power Selection

| Analog Power   | SC On/Ref Low 🗸                  |  |
|----------------|----------------------------------|--|
| Ref Mux        | All Off                          |  |
| AGndBypass     | SC Off/Ref Low<br>SC Off/Ref Med |  |
| Op-Amp Bias    | SC Off/Ref High                  |  |
| A_Buff_Power   | SC On/Ref Low<br>SC On/Ref Med   |  |
| SwitchModePump | SC On/Ref High                   |  |

Each analog ground and reference setting is suitable to a specific set of signal processing needs. Settings are listed in Table 1.

| Selection                                                                                                                                                           | Voltage Range                                                                                                                               | Application                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}/2 \text{ +/- BandGap} \qquad 1.2 \text{ V to } 3.8 \text{ V for } V_{DD} = 5.0 \text{ V} \\ 0.35 \text{ V to } 2.85 \text{ V for } V_{DD} = 3.3 \text{ V} $ |                                                                                                                                             | Systems using differential sensors or AC coupled measurements where absolute voltages are measured. A good example is audio signal processing.                                                                                                                                                                                                            |
| V <sub>DD</sub> /2 +/- V <sub>DD</sub> /2                                                                                                                           | 0.0 V to 5.0 V for $V_{DD}$ =5.0 V<br>0.0 V to 3.3 V for $V_{DD}$ =3.3 V                                                                    | Systems using sensors with outputs that are ratiometric to the power supply voltage and need analog-to-digital converters with input range tracking the supply voltage. $V_{DD}$ connected pressure sensors are a good example.                                                                                                                           |
| BandGap +/- BandGap                                                                                                                                                 | 0.0 V to 2.60 V for $V_{DD}$ =5.0 V<br>0.0 V to 2.60 V for $V_{DD}$ =3.3 V                                                                  | Systems requiring measurements that are absolute (that is not ratiometric to the supply) effectively use this selection. Examples include battery measurement or system power supply monitoring.                                                                                                                                                          |
| 1.6*BandGap +/-<br>1.6*BandGap                                                                                                                                      | 0 V to 4.16 V for V <sub>DD</sub> =5.0 V Not valid for V <sub>DD</sub> =3.3 V                                                               | This setting is used by systems requiring absolute measurements with wider range than 2*BandGap full scale. Note that 4.16 volts is very close to 1 mV per bit for 12-bit systems.                                                                                                                                                                        |
| 2*BandGap +/-<br>BandGap                                                                                                                                            | 1.3 V to 3.9 V for V <sub>DD</sub> =5.0 V Not valid for V <sub>DD</sub> =3.3 V                                                              | Used for systems with limited range centered at a fixed voltage. Commonly used for resistance and thermistor temperature measurements as in AN2017.                                                                                                                                                                                                       |
| 2*BandGap +/- P2[6]                                                                                                                                                 | 2.60-P2[6] to 2.60+P2[6] for $V_{DD}$ =5.0 V<br>Not valid for $V_{DD}$ =3.3 V                                                               | Used for systems with absolute measurements with user-specific ADC input range, typically with higher sensitivity around the nominal analog ground. The limit in this case is the build-up of offset voltages in the reference generation; this limits the minimum value of user-supplied reference to greater than 0.5 V.                                |
| P2[4] +/- BandGap                                                                                                                                                   | P2[4]-1.30 V to P2[4]+1.30 V<br>for V <sub>DD</sub> =5.0V<br>P2[4]-1.30 V to P2[4]+1.30 V<br>for V <sub>DD</sub> =3.3 V when<br>P2[4]<1.8 V | Used for systems with absolute measurements with a user-specific analog ground value. This is typical of systems where the sensor also outputs a specific reference near mid-supply and this level is an essential part of system calibration.                                                                                                            |
| P2[4] +/- P2[6]                                                                                                                                                     | 0.3 V to 4.4 V for $V_{DD} = 5.0$ V<br>0.4 V to 2.8 V for $V_{DD} = 3.3$ V                                                                  | Used for systems where the user supplies external values for both ground<br>and reference. Typically, this is for systems where the analog ground is set at<br>a specific offset and the user needs a limited range for ADC inputs with<br>higher resolution. The resolution limit is set by the offset error contribution in<br>the reference generator. |

#### Table 1. Ground and Reference Selections



#### 5 Noise Levels

Analog ground, as discussed earlier, is not zero, but a derived signal. As such, it can be expected to have a certain amount of noise. The bandgap noise is multiplied by the reference generator gain, so AGND=2\*BandGap has twice the noise of AGND=BandGap. The analog ground voltage of 2\*BandGap is approximately 700 nV/rtHz at 1.0 kHz. As with most CMOS linear circuits, the bandgap noise is proportional to 1/f as shown in Figure 7.



Figure 7. Analog Ground Noise AGND=2\*BandGap

Analog ground based on the  $V_{DD}/2$  signal generator is effectively a simple resistor divider. This ground has a noise level of about half of the level bandgap-derived analog ground. The noise level of analog ground is higher than the analog block opamp noise level, which is approximately 100 nV/rtHz at 1.0.

These ground noise levels are somewhat high for low noise signal processing. A feature is provided to route the internal analog ground signal to P2[4]. An external capacitor bypasses the analog ground noise to ground (V<sub>SS</sub>) externally, as shown in Figure 8.



The distributed analog ground resistance (nominally 8.0 k $\Omega$ ) and the external capacitor set the noise corner frequency. Figure 9 shows the noise level for several values of bypass capacitor. The noise reduction is limited by the voltage divider of the series resistance in the distributed ground path as well as the routing resistance of the multiplexer and I/O port, P2[4]. Note, the less-than-expected reduction at very low frequencies for the largest bypass capacitor is an artifact of the spectrum analyzer bandwidth used to make the measurements, not a function of circuit performance.





Figure 9. Analog Ground Noise, Bypassed CY8C24/27/29xxx

CY8C28xxx has reduced routing resistance in the path from the buffer on the output of the AGND buffer to P2.4 (the 1.5 k resistor in schematic Figure 8). As a result the noise above 3.0 kHz is significantly reduced as shown in Figure 10.





#### 6 AGND Bypass Caveat

The Analog Ground Bypass terminal on P2.4 has a high DC output resistance. Any external resistive load will affect the value of this internalized signal. This pin can be used for an analog ground output if it is buffered with an external opamp.

## 7 Implementation in PSoC Designer

Selection of analog ground and reference values is done in the global resources and user module parameters windows of PSoC Designer, shown in Figure 11.

Figure 11. Global Resources and User Module Parameters Selections

| 1 |                   |                                             |                         |               |            |   |
|---|-------------------|---------------------------------------------|-------------------------|---------------|------------|---|
|   | SysClk*2 Disable  |                                             | No                      |               |            |   |
|   | Analog Power      |                                             | SC On/Ref Low           |               |            |   |
|   | Ref Mux           |                                             | (Vdd/2)+/-BandGap       |               |            |   |
| ( | AGndBypass        |                                             | Enable                  |               |            |   |
| 1 | Op Amp bias       |                                             | LOW                     |               |            | - |
|   | PGA_1             |                                             |                         |               |            | - |
|   | User Module Paran |                                             | eters                   |               |            | - |
|   | Gain              |                                             | 1.000                   |               |            |   |
|   | Lucut             |                                             | ApploaColumn_InputMUV_0 |               |            | - |
|   | Name              | Port                                        | Select                  | Drive         | Interrupt  | - |
|   | Port_2_0          | P2[0]                                       | StdCPU                  | High Z Analog | DisableInt |   |
|   | Port_2_1          | Port_2_1 P2[1] StdCPU Port_2_2 P2[2] StdCPU |                         | High Z Analog | DisableInt |   |
|   | Port_2_2          |                                             |                         | High Z Analog | DisableInt |   |
|   | Port 2 3          | P2[3]                                       | SHICPH                  | High Z Analog | DisableInt |   |
| ( | Port_2_4          | P2[4]                                       | ExternalAGND 👻          | High Z Analog | DisableInt |   |
|   | FUI(_2_0          | F2[0]                                       | засно                   | nign z Analog | Disablemi  | Т |
|   | Port_2_6          | P2[6]                                       | StdCPU                  | High Z Analog | DisableInt |   |
|   | Port_2_7          | P2[7]                                       | StdCPU                  | High Z Analog | DisableInt |   |
|   |                   |                                             |                         |               |            |   |



The reference circuit is a small but continuous load to the bandgap circuit. Changing the analog ground and reference selection at run-time also changes the load on the bandgap. This may change the internal reference and influence the low voltage detection (LVD) comparator.

To prevent errant low voltage interrupts, simply disable the LVD interrupt prior to changing the ground and reference value, and then re-enable the LVD interrupt.

# 8 Summary

Single supply analog systems usually require an artificial analog ground, usually near mid-supply. The PSoC topology provides a number of possible analog grounds, both Vdd-based and using fixed references. These values are used for scaling ADCs, and DACs.

#### 8.1 Appendix. Suggested BandGap References

- 1. Gray, Paul R., Meyer, Robert G. Analysis and Design of Analog Integrated Circuits. New York: John Wiley & Sons, 1977.
- Pease, Bob. The design of Band-Gap Reference Circuits: Trials and Tribulations, IEEE Proceedings of the 1990 Bipolar Circuit and Technology Meeting, September 17-18<sup>th</sup>, 1990.

#### 8.2 About the Author

- Name: Dennis Seguine Title: Member of Technical Staff Cypress Semiconductor
- Contact: seg@cypress.com



# **Document History**

Document Title: AN2219 – PSoC<sup>®</sup> 1 Selecting Analog Ground and Reference

Document Number: 001-34541

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                |
|----------|---------|--------------------|--------------------|------------------------------------------------------|
| **       | 1505943 | VED                | 10/08/2007         | Recataloged Application Note                         |
| *A       | 3184941 | SEG                | 03/01/2011         | Update title, abstract, delete CY8C25/26 references. |
| *В       | 4308450 | SEG                | 03/13/2014         | Sunset update only, no change                        |
| *C       | 5718832 | AESATMP9           | 05/24/2017         | Updated logo and copyright.                          |



#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC®** Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

### **Technical Support**

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

<sup>©</sup>Cypress Semiconductor Corporation, 2004-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.