



# ECoLEO 2-Mbit (128K × 16) F-RAM

## Features

- Encapsulated plastic component for low-earth orbit satellite applications
- 2-Mbit ferroelectric random access memory (F-RAM) logically organized as 128K × 16
  - Configurable as 256K × 8 using UB and LB
  - High-endurance 10 trillion (10<sup>13</sup>) read/writes
  - 121-year data retention (see "Data retention and endurance" on page 17)
  - No delay writes
  - Page-mode operation for 30 ns cycle time
  - Advanced high-reliability ferroelectric process
- SRAM compatible
  - Industry-standard 128K × 16 SRAM pinout
  - 60 ns access time, 90 ns cycle time
- Advanced features
  - Software-programmable block write-protect
- Low power consumption
  - Active current 7 mA (typ)
  - Standby current 120  $\mu\text{A}$  (typ)
- Low-voltage operation:  $V_{DD} = 2.0 V$  to 3.6 V
- Military temperature: -55°C to +125°C
- 44-pin thin small outline package (TSOP) Type II
- Restriction of hazardous substances (RoHS)-compliant
- Guaranteed TID radiation performance of 50krad by radiation lot acceptance testing (RLAT)
- Single event latchup immunity > 96LET (115°C)
- Single lot date code and 100% guaranteed electrical testing

# **Functional description**

The CYEL15B102N is a 128K × 16 nonvolatile memory that reads and writes similar to a standard SRAM. A ferroelectric random access memory or F-RAM is nonvolatile, which means that data is retained after power is removed. It provides data retention for over 121 years while eliminating the reliability concerns, functional disadvantages, and system design complexities of battery-backed SRAM (BBSRAM). Fast write-timing and high write-endurance make the F-RAM superior to other types of memory.

The CYEL15B102N operation is similar to that of other RAM devices, and, theref<u>ore</u>, it can be used as a drop-in replacement for a standard SRAM in a system. <u>Read cycles</u> may be triggered by CE or simply by changing the address and write cycles may be triggered by CE or WE. The F-RAM memory is nonvolatile due to its unique ferroelectric memory process. These features make the CYEL15B102N ideal for nonvolatile memory applications requiring frequent or rapid writes.

The device is available in a 400-mil, 44-pin TSOP-II surface-mount package. Device specifications are guaranteed over the Military temperature range –55°C to +125°C.



Functional block diagram

# Functional block diagram





Table of contents

# Table of contents

| Features                             | 1  |
|--------------------------------------|----|
| Functional description               | 1  |
| Functional block diagram             | 2  |
| Table of contents                    | 3  |
| 1 Pinout                             | 4  |
| 2 Pin definitions                    | 5  |
| 3 Device operation                   | 6  |
| 3.1 Memory operation                 | 6  |
| 3.2 Read operation                   | 6  |
| 3.3 Write operation                  | 6  |
| 3.4 Page mode operation              | 7  |
| 3.5 Precharge operation              | 7  |
| 3.6 Sleep mode                       | 7  |
| 3.7 Software write protect           | 8  |
| 3.8 Software write-protect timing    | 11 |
| 3.9 SRAM drop-in replacement         | 12 |
| 3.10 Endurance                       | 13 |
| 4 Maximum ratings                    | 14 |
| 5 Operating range                    | 15 |
| 6 DC electrical characteristics      | 16 |
| 7 Data retention and endurance       | 17 |
| 8 Capacitance                        | 18 |
| 9 Thermal resistance                 | 19 |
| 10 AC test conditions                |    |
| 11 AC switching characteristics      |    |
| 12 Power cycle and Sleep mode timing | 26 |
| 13 Functional truth table            | 27 |
| 14 Byte select truth table           |    |
| 15 Ordering information              | 29 |
| 15.1 Ordering code definitions       |    |
| 16 Package diagram                   | 30 |
| 17 Acronyms                          |    |
| 18 Document conventions              |    |
| 18.1 Units of measure                |    |
| Revision history                     | 33 |

Pinout



# 1 Pinout



Figure 1 44-pin TSOP II pinout



Pin definitions

# 2 Pin definitions

| Table 1                         | Pin definitions |                                                                                                                                                                                                                                                                               |  |
|---------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin name                        | I/O type        | Description                                                                                                                                                                                                                                                                   |  |
| A <sub>0</sub> -A <sub>16</sub> | Input           | <b>Address inputs:</b> The 17 address lines select one of 128K words in the F-RAM array. The lowest two address lines A <sub>1</sub> -A <sub>0</sub> may be used for page mode read and write operations.                                                                     |  |
| $DQ_0-DQ_{15}$                  | Input/Output    | <b>Data I/O lines:</b> 16-bit bidirectional data bus for accessing the F-RAM array.                                                                                                                                                                                           |  |
| WE                              | Input           | <b>Write enable:</b> A write cycle begins when WE is asserted. The rising edge causes the CYEL15B102N to write the data on the DQ bus to the F-RAM array. The falling edge of WE latches a new column address for page mode write cycles.                                     |  |
| CE                              | Input           | <b>Chip enable:</b> The device is selected and a new memory access begins on the falling edge of CE. The entire address is latched internally at this point. Subsequent changes to the A <sub>1</sub> -A <sub>0</sub> address inputs allow page mode operation.               |  |
| OE                              | Input           | <b>Output enable:</b> When OE is LOW, the CYEL15B102 <u>N</u> drives the data bus when the valid read data is available. Deasserting OE HIGH tristates the DQ pins.                                                                                                           |  |
| UB                              | Input           | <b>Upper byte select:</b> Enables DQ <sub>15</sub> -DQ <sub>8</sub> pins during reads and writes. These pins are HI-Z if UB is HIGH. If the user does not perform byte writes and the device is not configured as a 256K × 8, the UB and LB pins may be tied to ground.       |  |
| LB                              | Input           | <b>Lower byte select:</b> Enables DQ <sub>7</sub> –DQ <sub>0</sub> pins during reads and writes. These pins are HI-Z if LB is HIGH. If the user does <u>not</u> perform byte writes and the device is not configured as a 256K × 8, the UB and LB pins may be tied to ground. |  |
| ZZ                              | Input           | <b>Sleep:</b> When $\overline{ZZ}$ is LOW, the device enters a low-power Sleep mode for the lowest supply current condition. $\overline{ZZ}$ must be HIGH for a normal read/write operation. This pin must be tied to V <sub>DD</sub> if not used.                            |  |
| V <sub>SS</sub>                 | Ground          | Ground for the device. Must be connected to the ground of the system.                                                                                                                                                                                                         |  |
| V <sub>DD</sub>                 | Power supply    | Power supply input to the device.                                                                                                                                                                                                                                             |  |
| NC                              | No connect      | No connect. This pin is not connected to the die.                                                                                                                                                                                                                             |  |



# 3 Device operation

The CYEL15B102N is a word-wide F-RAM memory logically organized as 131,072 × 16 and accessed using an industry-standard parallel interface. All data written to the part is immediately nonvolatile with no delay. The device offers page-mode operation, which provides high-speed access to addresses within a page (row). Access to a different page requires that either CE transitions LOW or the upper address ( $A_{16}-A_2$ ) changes. See **"Functional truth table"** on page 27 for a complete description of read and write modes.

### 3.1 Memory operation

Users access 131,072 memory locations, each with 16 data bits through a parallel interface. The F-RAM array is organized as eight blocks, each having 4096 rows. Each row has four column locations, which allow fast access in page-mode operation. When an initial address is latched by the falling edge of CE, subsequent column locations may be accessed without the need to toggle CE. When CE is deasserted (HIGH), a precharge operation begins. Writes occur immediately at the end of the access with no delay. The WE pin must be toggled for each write operation. The write data is stored in the nonvolatile memory array immediately, which is a feature unique to F-RAM called "no delay" writes.

### 3.2 Read operation

A read operation begins on the falling edge of  $\overline{CE}$ . The falling edge of  $\overline{CE}$  causes the address to be latched and starts a memory read cycle if WE is HIGH. Data becomes available on the bus after the access time is met. When the address is latched and the access completed, a new access to a random location (different row) may begin while CE is still LOW. The minimum cycle time for random addresses is t<sub>RC</sub>. Note that unlike SRAMs, the CYEL15B102N's CE-initiated access time is faster than the address access time.

The CYEL15B102N will drive the data bus when  $\overline{OE}$  and at least one of the byte enables ( $\overline{UB}$ ,  $\overline{LB}$ ) is asserted LOW. The upper data byte is driven when  $\overline{UB}$  is LOW, and the lower data byte is driven when  $\overline{LB}$  is LOW. If  $\overline{OE}$  is asserted after the memory access time is met, the data bus will be driven with valid data. If  $\overline{OE}$  is asserted before completing the memory access, the data bus will not be driven until valid data is available. This feature minimizes the supply current in the system by eliminating transients caused by invalid data being driven to the bus. When  $\overline{OE}$  is deasserted HIGH, the data bus will remain in a HI-Z state.

### 3.3 Write operation

In the CYEL15B102N, writes occur in the same interval as reads. The CYEL15B102N supports both  $\overline{CE}$ - and  $\overline{WE}$ -controlled write cycles. In both cases, the address  $A_{16}-A_2$  is latched on the falling edge of  $\overline{CE}$ .

In a CE-controlled write, the WE signal is asserted before beginning the memory cycle. That is, WE is LOW when CE falls. In this case, the device begins the memory cycle as a write. The CYEL15B102N will not drive the data bus regardless of the state of OE as long as WE is LOW. Input data must be valid when CE is deasserted HIGH. In a WE-controlled write, the memory cycle begins on the falling edge of CE. The WE signal falls some time later. Therefore, the memory cycle begins as a read. The data bus will be driven if OE is LOW; however, it will be HI-Z when WE is asserted LOW. The CE- and WE-controlled write timing cases are shown on the Figure 9.

Write access to the array begins <u>on</u> the falling edge of WE after the memory cycle is initiated. The write access terminates on the rising edge of WE or CE, which ever comes first. A valid write operation requires the user to meet the access time specification before deasserting WE or CE. The data set<u>up</u> time indicates the interval during which data cannot change before the end of the write access (rising edge of WE or CE).

Unlike other nonvolatile memory technologies, there is no write delay with F-RAM. Because the read and write access times of the underlying memory are the same, the user experiences no delay through the bus. The entire memory operation occurs in a single bus cycle. Data polling, a technique used with EEPROMs to determine if a write is complete, is unnecessary.



### 3.4 Page mode operation

The F-RAM array is organized as eight blocks, each having 4096 rows. Each row has four column-address locations. Address inputs  $A_1-A_0$  define the column address to be accessed. An access <u>can</u> start on any column address, and other column locations may be accessed without the need to toggle the CE pin. For fast access reads, after the first data byte is driven to the bus, the column address inputs  $A_1-A_0$  may be changed to a new value. A new data byte is then driven to the DQ pins no later than  $t_{AAP}$ , which is less than half the initial read access time. For fast access writes, the first write pulse defines the first write access. While CE is LOW, a subsequent write pulse along with a new column address provides a page mode write access.

## 3.5 Precharge operation

The precharge operation is an internal condition in which the memory state is prepared for a new access. Precharge is user-initiated by driving the CE signal HIGH. It must remain HIGH for at least the minimum precharge time, t<sub>PC</sub>.

Precharge is also activated by changing the upper addresses,  $A_{16}-A_2$ . The current row is first closed before accessing the new row. The device automatically detects an upper order address change, which starts a precharge operation. The new address is latched and the new read data is valid within the  $t_{AA}$  address access time; see **Figure 8**. A similar sequence occurs for write cycles; see **Figure 13**. The rate at which random addresses can be issued is  $t_{RC}$  and  $t_{WC}$ , respectively.

### 3.6 Sleep mode

If Sleep mode is not used, the  $\overline{ZZ}$  pin must be tied to V<sub>DD</sub>.







### 3.7 Software write protect

The 128K × 16 address space is divided into eight sectors (blocks) of 16K × 16 each. Each sector can be individually software write-protected and the settings are nonvolatile. A unique address and command sequence invokes the write-protect mode.

To modify write protection, the system host must issue six read commands, three write commands, and a final read command. The specific sequence of read addresses must be provided to access the write-protect mode. Following the read address sequence, the host must write a data byte that specifies the desired protection state of each sector. For confirmation, the system must then write the complement of the protection byte immediately after the protection byte. Any error that occurs including read addresses in the wrong order, issuing a seventh read address, or failing to complement the protection value will leave the write protection unchanged.

The write-protect state machine monitors all addresses, taking no action until this particular read/write sequence occurs. During the address sequence, each read will occur as a valid operation and data from the corresponding addresses will be driven to the data bus. Any address that occurs out of sequence will cause the software protection state machine to start over. After the address sequence is completed, the next operation must be a write cycle. The lower data byte contains the write-protect settings. This value will not be written to the memory array, so the address is a don't-care. Rather it will be held pending the next cycle, which must be a write of the data complement to the protection settings. If the complement is correct, the write-protect settings will be adjusted. Otherwise, the process is aborted and the address sequence starts over. The data value written after the correct six addresses will not be entered into the memory.

The protection data byte consists of eight bits, each associated with the write-protect state of a sector. The data byte must be driven to the lower eight bits of the data bus,  $DQ_7$ – $DQ_0$ . Setting a bit to '1' write-protects the corresponding sector; a 0 enables writes for that sector. The following table shows the write-protect sectors with the corresponding bit that controls the write-protect setting.

The write-protect address sequence follows:

| Sectors  | Blocks        |
|----------|---------------|
| Sector 7 | 1FFFFh-1C000h |
| Sector 6 | 1BFFFh-18000h |
| Sector 5 | 17FFFh-14000h |
| Sector 4 | 13FFFh-10000h |
| Sector 3 | 0FFFFh-0C000h |
| Sector 2 | 0BFFFh-08000h |
| Sector 1 | 07FFFh-04000h |
| Sector 0 | 03FFFh-00000h |
|          |               |

#### Table 2Write protect sectors - 16K × 16 blocks

1. Read address 12555h

2. Read address 1DAAAh

3. Read address 01333h

4. Read address 0ECCCh

5. Read address 000FFh

6. Read address 1FF00h

7. Write address 1DAAAh

8. Write address 0ECCCh

8. Write address DECCCI

9. Write address 0FF00h 10.Read address 00000h



The address sequence provides a secure way of modifying the protection. The write-protect sequence has a one in  $3 \times 10^{32}$  chance of randomly accessing exactly the first six addresses. The odds are further reduced by requiring three more write cycles, one that requires an exact inversion of the data byte. **Figure 3** shows a flow chart of the entire write-protect operation. The write-protect settings are nonvolatile. The factory default: all blocks are unprotected.

For example, the following sequence write-protects addresses from 0C000h to 13FFFh (sectors 3 and 4):

| Instruction | Address | Data                   |  |
|-------------|---------|------------------------|--|
| Read        | 12555h  | -                      |  |
| Read        | 1DAAAh  | -                      |  |
| Read        | 01333h  | -                      |  |
| Read        | 0ECCCh  | -                      |  |
| Read        | 000FFh  | -                      |  |
| Read        | 1FF00h  | -                      |  |
| Write       | 1DAAAh  | 18h; bits 3 and 4 = 1  |  |
| Write       | 0ECCCh  | E7h; complement of 18h |  |
| Write       | 0FF00h  | Don't care             |  |
| Read        | 00000h  |                        |  |

#### Table 3Write protection example

## ECoLEO 2-Mbit (128K × 16) F-RAM



#### **Device** operation







## 3.8 Software write-protect timing





Sequence to set write-protect  $blocks^{[1]}$ 



Figure 5 Sequence to read write-protect settings<sup>[1]</sup>

#### Note 1. This sequence requires $t_{AS} \ge 10$ ns and address must be stable while $\overline{CE}$ is LOW.



### 3.9 SRAM drop-in replacement

The CYEL15<u>B1</u>02N is designed to be a drop-in replacement for standard asynchronous <u>SRAMs</u>. The device does not require CE to toggle for each new address. CE may remain LOW indefinitely. While CE is LOW, the device automatically detects address changes and a new access begins. This functionality allows <u>CE</u> to be grounded, similar to an SRAM. It also allows page mode operation at speeds up to 33 MHz. Note that if CE is tied to ground, the user must be sure WE is not LOW at power-up or power-down events. If CE and WE are both LOW during power cycles, data will be corrupted. **Figure 6** shows a pull-up resistor on WE, which will keep the pin HIGH during power cycles, assuming the <u>MCU/MPU</u> pin tristates during the reset condition. The pull-up resistor value should be chosen to ensure the WE pin tracks V<sub>DD</sub> to a high enough value, so that the current drawn when WE is LOW is not an issue. A 10-k $\Omega$  resistor draws 330  $\mu$ A when WE is LOW and V<sub>DD</sub> = 3.3 V. Note that software write-protect is not available if the chip enable pin is hard-wired.



Figure 6 Use of pull-up resistor on WE

For applications that require the lowest power consumption, the <u>CE</u> signal should be active (LOW) only during memory accesses. The CYEL15B102N draws supply current while CE is LOW, even if addresses and control signals are static. While CE is HIGH, the device draws no more than the maximum standby current, I<sub>SB</sub>.

The CYEL15B102N is backward compatible with the 2-Mbit FM21L16 device. There are some differences in the timing specifications. Refer to the FM21L16 datasheet.

The UB and LB byte select pins are active for both read and write cycles. They may be used to allow the device to be wired as a 256K × 8 memory. The upper and lower data bytes can be tied together and controlled with the byte selects. Individual byte enables or the next higher address line A<sub>17</sub> may be available from the system processor.







## 3.10 Endurance

The CYEL15B102N is capable of being accessed at least  $10^{14}$  times – reads or writes. An F-RAM memory operates with a read and restore mechanism. Therefore, an endurance cycle is applied on a row basis. The F-RAM architecture is based on an array of rows and columns. Rows are defined by  $A_{16-2}$  and column addresses by  $A_{1-0}$ . The array is organized as 32K rows of four words each. The entire row is internally accessed once whether a single 16-bit word or all four words are read or written. Each word in the row is counted only once in an endurance calculation.

The user may choose to write CPU instructions and run them from a certain address space. **Table 4** shows endurance calculations for a 256-byte repeating loop, which includes a starting address, three-page mode accesses, and a CE precharge. The number of bus clock cycles needed to complete a four-word transaction is 4 + 1 at lower bus speeds, but 5 + 2 at 33 MHz due to initial read latency and an extra clock cycle to satisfy the device's precharge timing constraint  $t_{PC}$ . The entire loop causes each byte to experience only one endurance cycle. The F-RAM read and write endurance is virtually unlimited even at a 33-MHz system bus clock rate.

| Bus freq<br>(MHz) | Bus cycle<br>time<br>(ns) | 256-byte<br>transaction time<br>(μs) | Endurance<br>cycles/sec | Endurance cycles/yr     | Years to reach 10 <sup>13</sup><br>cycles |
|-------------------|---------------------------|--------------------------------------|-------------------------|-------------------------|-------------------------------------------|
| 33                | 30                        | 10.56                                | 94,690                  | $2.98 \times 10^{12}$   | 33.5                                      |
| 25                | 40                        | 12.8                                 | 78,125                  | 2.46 × 10 <sup>12</sup> | 40.6                                      |
| 10                | 100                       | 28.8                                 | 34,720                  | $1.09 \times 10^{12}$   | 91.7                                      |
| 5                 | 200                       | 57.6                                 | 17,360                  | $5.47 \times 10^{11}$   | 182.8                                     |

#### Table 4Time to reach 10 trillion cycles for repeating 256-byte loop



Maximum ratings

# 4 Maximum ratings

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

### Table 5Maximum ratings

| Parameter                                                     | Value                                                           |
|---------------------------------------------------------------|-----------------------------------------------------------------|
| Storage temperature                                           | –65°C to +125°C                                                 |
| Maximum accumulated storage time                              |                                                                 |
| At 150°C ambient temperature                                  | 1000 h                                                          |
| At 125°C ambient temperature                                  | 11000 h                                                         |
| At 85°C ambient temperature                                   | 121 Years                                                       |
| Ambient temperature with power applied                        | –55°C to +125°C                                                 |
| Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -1.0 V to + 4.5 V                                               |
| Voltage applied to outputs in High Z state                    | –0.5 V to V <sub>DD</sub> + 0.5 V                               |
| Input voltage                                                 | -1.0 V to + 4.5 V and V <sub>IN</sub> < V <sub>DD</sub> + 1.0 V |
| Transient voltage (< 20 ns) on any pin to ground potential    | –2.0 V to V <sub>CC</sub> + 2.0 V                               |
| Package power dissipation capability (T <sub>A</sub> = 25°C)  | 1.0 W                                                           |
| Surface mount Pb soldering temperature (3 seconds)            | +260°C                                                          |
| DC output current (1 output at a time, 1s duration)           | 15 mA                                                           |
| Static discharge voltage                                      |                                                                 |
| Human body model (AEC-Q100-002 Rev. E)                        | 2 kV                                                            |
| Charged device model (AEC-Q100-011 Rev. B)                    | 500 V                                                           |
| Latch-up current                                              | > 140 mA                                                        |



Operating range

# 5 Operating range

### Table 6Operating range

| Range    | Ambient temperature (T <sub>A</sub> ) | V <sub>DD</sub> |
|----------|---------------------------------------|-----------------|
| Military | –55°C to +125°C                       | 2.0 V to 3.6 V  |



DC electrical characteristics

# 6 DC electrical characteristics

### Over the **Operating range**.

| Table 7          | DC electrical character        | ristics                                                                                                                                |                        |                       |                           |                       |      |
|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|---------------------------|-----------------------|------|
| Parameter        | Description                    | Test conditions                                                                                                                        |                        | Min                   | <b>Typ</b> <sup>[2]</sup> | Мах                   | Unit |
| V <sub>DD</sub>  | Power supply voltage           |                                                                                                                                        |                        | 2.0                   | 3.3                       | 3.6                   | V    |
|                  |                                | V <sub>DD</sub> = 3.6 V,                                                                                                               |                        |                       |                           |                       |      |
| I <sub>DD</sub>  | V <sub>DD</sub> supply current | t CE cycling at min. cycle time.<br>All inputs toggling at CMOS<br>levels (0.2 V or V <sub>DD</sub> – 0.2 V),<br>all DQ pins unloaded. |                        | -                     | 7                         | 20                    | mA   |
|                  |                                | V <sub>DD</sub> = 3.6 V,                                                                                                               | T <sub>A</sub> = 25°C  | _                     | 120                       | 150                   | μA   |
|                  |                                | CE at V <sub>DD</sub> ,                                                                                                                | T <sub>A</sub> = 85°C  | -                     | -                         | 250                   | μA   |
| I <sub>SB</sub>  | Standby current                | All other pins are<br>static and at CMOS<br>levels (0.2 V or<br>V <sub>DD</sub> – 0.2 V),                                              | T <sub>A</sub> = 125°C | _                     | _                         | 700                   | μΑ   |
|                  |                                | ZZ is HIGH                                                                                                                             |                        |                       |                           |                       |      |
|                  | Sleep mode current             | $V_{DD} = 3.6 V,$<br>$\overline{ZZ}$ is LOW,<br>All other inputs<br>$V_{SS}$ or $V_{DD}$ .                                             | T <sub>A</sub> = 25°C  | _                     | 3                         | 5                     | μA   |
| I <sub>ZZ</sub>  |                                |                                                                                                                                        | T <sub>A</sub> = 85°C  | -                     | -                         | 8                     | μΑ   |
|                  |                                |                                                                                                                                        | T <sub>A</sub> = 125°C | -                     | -                         | 20                    | μA   |
| ILI              | Input leakage current          | V <sub>IN</sub> between V <sub>DD</sub> ar                                                                                             | nd V <sub>SS</sub>     | -                     | -                         | <u>+</u> 1            | μA   |
| I <sub>LO</sub>  | Output leakage current         | V <sub>OUT</sub> between V <sub>DD</sub>                                                                                               | and V <sub>SS</sub>    | -                     | -                         | <u>+</u> 1            | μA   |
| V <sub>IH1</sub> | Input HIGH voltage             | $V_{DD}$ = 2.7 V to 3.6 V                                                                                                              |                        | 2.2                   | -                         | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IH2</sub> | Input HIGH voltage             | $V_{DD}$ = 2.0 V to 2.7 V                                                                                                              |                        | $0.7 \times V_{DD}$   | -                         | -                     | V    |
| V <sub>IL1</sub> | Input LOW voltage              | $V_{DD}$ = 2.7 V to 3.6 V                                                                                                              |                        | -0.3                  | -                         | 0.8                   | V    |
| V <sub>IL2</sub> | Input LOW voltage              | V <sub>DD</sub> = 2.0 V to 2.7 V                                                                                                       |                        | -0.3                  | -                         | $0.3 \times V_{DD}$   | V    |
| V <sub>OH1</sub> | Output HIGH voltage            | $I_{OH} = -1 \text{ mA}, V_{DD} > 2.7 \text{ V}$                                                                                       |                        | 2.4                   | -                         | -                     | V    |
| V <sub>OH2</sub> | Output HIGH voltage            | I <sub>OH</sub> = -100 μA                                                                                                              |                        | V <sub>DD</sub> - 0.2 | -                         | -                     | V    |
| V <sub>OL1</sub> | Output LOW voltage             | I <sub>OL</sub> = 2 mA, V <sub>DD</sub> > 2.                                                                                           | 7 V                    | -                     | -                         | 0.4                   | V    |
| V <sub>OL2</sub> | Output LOW voltage             | I <sub>OL</sub> = 150 μA                                                                                                               |                        | -                     | -                         | 0.2                   | V    |

# Note 2. Typical values are at 25°C, $V_{DD} = V_{DD(typ)}$ . Not 100% tested.



Data retention and endurance

# 7 Data retention and endurance

### Table 8Data retention and endurance

| Parameter       | Description | Test conditions            | Min              | Мах | Unit   |
|-----------------|-------------|----------------------------|------------------|-----|--------|
| T <sub>DR</sub> |             | T <sub>A</sub> = 125°C     | 11000            | -   | Hours  |
|                 |             | T <sub>A</sub> = 105°C     | 11               | -   | Years  |
|                 |             | T <sub>A</sub> = 85°C      | 121              | -   | Years  |
| NV <sub>C</sub> | Endurance   | Over operating temperature | 10 <sup>13</sup> | -   | Cycles |



Capacitance

# 8 Capacitance

### Table 9Capacitance

| Parameter        | Description                      | Test conditions                                              | Мах | Unit |
|------------------|----------------------------------|--------------------------------------------------------------|-----|------|
| C <sub>I/O</sub> | Input/Output capacitance<br>(DQ) |                                                              | 8   | pF   |
| CIN              | Input capacitance                | $T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = V_{DD}(Typ)$ | 6   | рF   |
| C <sub>ZZ</sub>  | Input capacitance of ZZ pin      |                                                              | 8   | рF   |



Thermal resistance

# 9 Thermal resistance

#### Table 10 Thermal resistance

| Parameter     | Description                                 | Test conditions                                                 | 44-pin TSOP II | Unit |
|---------------|---------------------------------------------|-----------------------------------------------------------------|----------------|------|
| $\Theta_{JA}$ | Thermal resistance<br>(junction to ambient) | test methods and procedures for measuring thermal impedance, in | 107            | °C/W |
| $\Theta_{JC}$ | Thermal resistance<br>(junction to case)    |                                                                 | 25             | °C/W |



AC test conditions

# 10 AC test conditions

### Table 11 AC test conditions

| Parameter                                | Value      |
|------------------------------------------|------------|
| Input pulse levels                       | 0 V to 3 V |
| Input rise and fall times (10%–90%)      | ≤ 3 ns     |
| Input and output timing reference levels | 1.5 V      |
| Output load capacitance                  | 30 pF      |



AC switching characteristics

# **11** AC switching characteristics

Over the **Operating range**.

| Table 12 | AC switching characteristics |
|----------|------------------------------|
|----------|------------------------------|

| Parameters[3]Infineon<br>parameterAlt<br>parameter |                   |                                            | V <sub>DD</sub> = 2.0 V |     | V <sub>DD</sub> = 2 | .7 V to 3.6 V |      |
|----------------------------------------------------|-------------------|--------------------------------------------|-------------------------|-----|---------------------|---------------|------|
|                                                    |                   | Description                                | Min                     | Мах | Min                 | Мах           | Unit |
| SRAM read o                                        | cycle             |                                            |                         |     |                     |               |      |
| t <sub>CE</sub>                                    | t <sub>ACE</sub>  | Chip enable access time                    | _                       | 70  | -                   | 60            | ns   |
| t <sub>RC</sub>                                    | -                 | Read cycle time                            | 105                     | -   | 90                  |               | ns   |
| AA                                                 | -                 | Address access time, A <sub>16-2</sub>     | -                       | 105 | -                   | 90            | ns   |
| <sup>t</sup> он                                    | t <sub>OHA</sub>  | Output hold time, A <sub>16-2</sub>        | 20                      | -   | 20                  | -             | ns   |
| AAP                                                | -                 | Page mode access time, A <sub>1-0</sub>    | -                       | 40  | -                   | 30            | ns   |
| ОНР                                                | -                 | Page mode output hold time, $A_{1-0}$      | 3                       | -   | 3                   | -             | ns   |
| <sup>I</sup> CA                                    | -                 | Chip enable active time                    | 70                      | -   | 60                  | -             | ns   |
| PC                                                 | _                 | Precharge time                             | 35                      | -   | 30                  | -             | ns   |
| ВА                                                 | t <sub>BW</sub>   | UB, LB access time                         | -                       | 25  | -                   | 15            | ns   |
| AS                                                 | t <sub>SA</sub>   | Add <u>re</u> ss setup time<br>(to CE LOW) | 0                       | -   | 0                   | -             | ns   |
| t <sub>AH</sub>                                    | t <sub>HA</sub>   | Address hold time<br>(CE Controlled)       | 70                      | -   | 60                  | -             | ns   |
| <sup>I</sup> OE                                    | t <sub>DOE</sub>  | Output enable access time                  | -                       | 25  | -                   | 15            | ns   |
| -OE<br>- [4, 5]<br>·HZ                             | t <sub>HZCE</sub> | Chip enable to output HI-Z                 | -                       | 15  | -                   | 10            | ns   |
| [4, 5]<br>OHZ                                      | t <sub>HZOE</sub> | Output enable HIGH to output<br>HI-Z       | _                       | 15  | -                   | 10            | ns   |
| [4, 5]<br>BHZ                                      | t <sub>HZBE</sub> | UB, LB HIGH to output HI-Z                 | -                       | 15  | -                   | 10            | ns   |
| SRAM write                                         |                   |                                            |                         |     |                     |               |      |
| WC                                                 | t <sub>WC</sub>   | Write cycle time                           | 105                     | -   | 90                  | -             | ns   |
| CA                                                 | _                 | Chip enable active time                    | 70                      | -   | 70                  | -             | ns   |
| CW                                                 | t <sub>SCE</sub>  | Chip enable to write enable<br>HIGH        | 70                      | -   | 70                  | -             | ns   |
| PC                                                 | -                 | Precharge time                             | 35                      | -   | 30                  | -             | ns   |
| t <sub>PWC</sub>                                   | -                 | Page mode write enable cycle time          | 40                      | -   | 40                  | -             | ns   |

#### Notes

Test conditions assume a signal transition time of 3 ns or less, timing reference levels of 0.5 × V<sub>DD</sub>, input pulse levels of 0 to 3 V, output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance shown in "AC test conditions" on page 20.

- 4. t<sub>HZ</sub>, t<sub>OHZ</sub> and t<sub>BHZ</sub> are specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state.
- 5. This parameter is characterized but not 100% tested.
- 6. t<sub>WZ</sub> is specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high-impedance state.
- 7. This parameter is characterized but not 100% tested.



AC switching characteristics

| Table 12 | AC switching characteristics (continued) |
|----------|------------------------------------------|
|----------|------------------------------------------|

| Parameters <sup>[3]</sup>         |                   |                                                        | V <sub>DD</sub> = 2 | .0 V to 2.7 V | V <sub>DD</sub> = 2 | .7 V to 3.6 V |      |
|-----------------------------------|-------------------|--------------------------------------------------------|---------------------|---------------|---------------------|---------------|------|
| Infineon<br>parameter             | Alt<br>parameter  | Description                                            | Min                 | Мах           | Min                 | Max           | Unit |
| t <sub>WP</sub>                   | t <sub>PWE</sub>  | Write enable pulse width                               | 22                  | -             | 18                  | -             | ns   |
| t <sub>WP2</sub>                  | t <sub>BW</sub>   | UB, LB pulse width                                     | 22                  | -             | 18                  | -             | ns   |
| t <sub>WP3</sub>                  | t <sub>PWE</sub>  | WE LOW to UB, LB HIGH                                  | 22                  | -             | 18                  | -             | ns   |
| t <sub>AS</sub>                   | t <sub>SA</sub>   | Add <u>re</u> ss setup time<br>(to CE LOW)             | 0                   | -             | 0                   | -             | ns   |
| t <sub>AH</sub>                   | t <sub>HA</sub>   | Address hold time<br>(CE Controlled)                   | 70                  | -             | 60                  | -             | ns   |
| t <sub>ASP</sub>                  | _                 | Page mode address setup time<br>(to WE LOW)            | 8                   | -             | 5                   | -             | ns   |
| t <sub>AHP</sub>                  | _                 | Page mode address hold time<br>(to WE LOW)             | 20                  | -             | 15                  | -             | ns   |
| t <sub>WLC</sub>                  | t <sub>PWE</sub>  | Write enable LOW to chip disabled                      | 30                  | -             | 25                  | -             | ns   |
| t <sub>BLC</sub>                  | t <sub>BW</sub>   | UB, LB LOW to chip disabled                            | 30                  | -             | 25                  | -             | ns   |
| t <sub>WLA</sub>                  | -                 | Write enable LOW to address change, A <sub>16-2</sub>  | 30                  | -             | 25                  | -             | ns   |
| t <sub>AWH</sub>                  | -                 | Address change to write enable HIGH, A <sub>16-2</sub> | 105                 | -             | 90                  | -             | ns   |
| t <sub>DS</sub>                   | t <sub>SD</sub>   | Data input setup time                                  | 20                  | -             | 15                  | -             | ns   |
| t <sub>DH</sub>                   | t <sub>HD</sub>   | Data input hold time                                   | 0                   | -             | 0                   | -             | ns   |
| t <sub>WZ</sub> <sup>[6, 7]</sup> | t <sub>HZWE</sub> | Write enable LOW to output<br>HI-Z                     | -                   | 10            | -                   | 10            | ns   |
| t <sub>WX</sub> <sup>[7]</sup>    | -                 | Write enable HIGH to output driven                     | 10                  | -             | 8                   | -             | ns   |
| t <sub>BDS</sub>                  | -                 | Byt <u>e d</u> isable setup time<br>(to WE LOW)        | 8                   | -             | 5                   | -             | ns   |
| t <sub>BDH</sub>                  | -                 | Byt <u>e d</u> isable hold time<br>(to WE HIGH)        | 8                   | _             | 5                   | -             | ns   |
|                                   | 1                 |                                                        |                     | 1             |                     |               |      |

#### Notes

Test conditions assume a signal transition time of 3 ns or less, timing reference levels of 0.5 × V<sub>DD</sub>, input pulse levels of 0 to 3 V, output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance shown in "AC test conditions" on page 20.

4. t<sub>HZ</sub>, t<sub>OHZ</sub> and t<sub>BHZ</sub> are specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state.

5. This parameter is characterized but not 100% tested.

- 6. t<sub>WZ</sub> is specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high-impedance state.
- 7. This parameter is characterized but not 100% tested.

## ECoLEO 2-Mbit (128K × 16) F-RAM



AC switching characteristics



Figure 8 Read cycle timing No. 1 (CE LOW, OE LOW)







Figure 10 Page mode read cycle timing <sup>[8]</sup>

### Note

8. Although sequential column addressing is shown, it is not required.



AC switching characteristics



Figure 11 Write cycle timing No. 1 (WE controlled)<sup>[9]</sup>



Figure 12 Write cycle timing No. 2 (CE controlled)



Figure 13 Write cycle timing No. 3 (CE LOW)<sup>[9]</sup>

### No<u>te</u>

9.  $\overline{OE}$  (not shown) is LOW only to show the effect of  $\overline{WE}$  on DQ pins.



AC switching characteristics



Figure 14 Write cycle timing No. 4 (CE LOW)<sup>[10]</sup>



Figure 15 Page mode write cycle timing



Power cycle and Sleep mode timing

# 12 Power cycle and Sleep mode timing

### Over the **Operating range**.

| Table 13 Power cycle and Sleep m | node timing |
|----------------------------------|-------------|
|----------------------------------|-------------|

| Parameter                       | Description                                                           | Min | Мах | Unit |
|---------------------------------|-----------------------------------------------------------------------|-----|-----|------|
| t <sub>PU</sub>                 | Power-up (after V <sub>DD</sub> min. is reached) to first access time | 1   | -   | ms   |
| t <sub>PD</sub>                 | Last write (WE HIGH) to power down time                               | 0   | -   | ms   |
| $t_{VR}^{[11]}$                 | V <sub>DD</sub> power-up ramp rate                                    | 50  | -   | μs/V |
| t <sub>VF</sub> <sup>[11]</sup> | V <sub>DD</sub> power-down ramp rate                                  | 100 | -   | μs/V |
| t <sub>ZZH</sub>                | ZZ active to DQ HI-Z time                                             | -   | 20  | ns   |
| t <sub>WEZZ</sub>               | Last write to Sleep mode entry time                                   | 0   | -   | μs   |
| t <sub>ZZL</sub>                | ZZ active LOW time                                                    | 1   | -   | μs   |
| t <sub>ZZEN</sub>               | Sleep mode entry time (ZZ LOW to CE don't care)                       | -   | 0   | μs   |
| t <sub>ZZEX</sub>               | Sleep mode exit time (ZZ HIGH to 1 <sup>st</sup> access after wakeup) | -   | 500 | μs   |



Figure 16 Power cycle and Sleep mode timing



Functional truth table

#### **Functional truth table** 13

#### Table 14 **Functional truth table**

| CE     | WE           | A <sub>16-2</sub> | A <sub>1-0</sub> | ZZ     | Operation <sup>[12, 13]</sup>           |
|--------|--------------|-------------------|------------------|--------|-----------------------------------------|
| Х      | Х            | Х                 | Х                | L      | Sleep mode                              |
| Н      | Х            | Х                 | Х                | Н      | Standby/idle                            |
| ↓<br>L | H<br>H       | V<br>V            | V<br>V           | H<br>H | Read                                    |
| L      | Н            | No<br>Change      | Change           | Н      | Page mode read                          |
| L      | Н            | Change            | V                | Н      | Random read                             |
| ↓<br>L | L<br>L       | V<br>V            | V<br>V           | H<br>H | CE-controlled write <sup>[13]</sup>     |
| L      | $\checkmark$ | V                 | V                | Н      | WE-controlled write <sup>[13, 14]</sup> |
| L      | $\downarrow$ | No<br>Change      | V                | Н      | Page mode write <sup>[15]</sup>         |
| ↑<br>L | X<br>X       | X<br>X            | X<br>X           | H<br>H | Starts precharge                        |

Notes

12.H = Logic HIGH, L = Logic LOW, V = Valid Data, X = Don't Care,  $\psi$  = toggle LOW,  $\uparrow$  = toggle HIGH.

13. For write cycles, data-in is latched on the rising edge of CE or WE, whichever comes first.

14.WE-controlled write cycle begins as a Read cycle and then  $A_{16-2}$  is latched. 15.Addresses  $A_{1-0}$  must remain stable for at least 15 ns during page mode operation.



Byte select truth table

# 14 Byte select truth table

#### Table 15Byte select truth table

| WE | OE  | LB | UB                               | Operation <sup>[16]</sup>         |
|----|-----|----|----------------------------------|-----------------------------------|
| U  | Н   | Х  | Х                                | Poade outputs disabled            |
| Н  | Х   | Н  | Н                                | Read; outputs disabled            |
|    | Н   | L  | Read upper byte; HI-Z lower byte |                                   |
| Н  | H L | L  | Н                                | Read lower byte; HI-Z upper byte  |
|    |     | L  | L                                | Read both bytes                   |
|    |     | Н  | L                                | Write upper byte; mask lower byte |
| L  | Х   | L  | Н                                | Write lower byte; mask upper byte |
|    |     | L  | L                                | Write both bytes                  |



Ordering information

# **15** Ordering information

### Table 16Ordering information

| Access<br>time<br>(ns) | Product             | Package<br>diagram | Package type                     | Operating range |
|------------------------|---------------------|--------------------|----------------------------------|-----------------|
| 60                     | CYEL15B102N-ZS60XMT |                    | 44-pin TSOP II with software WP, | Military        |
| 60                     | CYEL15B102N-ZS60XM  | - 51-85087         | Sleep mode                       | Millary         |

All the above parts are Pb-free.

## 15.1 Ordering code definitions





Package diagram

# 16 Package diagram



Figure 17 44-lead TSOP II (18.4 × 10.2 × 1.194 mm) ZW44A package outline (PG-TSOP-44), 51-85087



Acronyms

# 17 Acronyms

| Table 17                                 | Acronyms                                |
|------------------------------------------|-----------------------------------------|
| Acronym                                  | Description                             |
| UB                                       | upper byte                              |
| LB                                       | lower byte                              |
| CE                                       | chip enable                             |
| CMOS                                     | complementary metal oxide semiconductor |
| EIA Electronic Industries Alliance       |                                         |
| F-RAM ferroelectric random access memory |                                         |
| I/O input/output                         |                                         |
| OE output enable                         |                                         |
| RoHS                                     | restriction of hazardous substances     |
| RW                                       | read and write                          |
| SRAM static random access memory         |                                         |
| TSOP thin small outline package          |                                         |
| WE                                       | write enable                            |



Document conventions

# **18 Document conventions**

## 18.1 Units of measure

| Table 18 Unit of measure |                 |  |  |  |
|--------------------------|-----------------|--|--|--|
| Symbol                   | Unit of measure |  |  |  |
| °C                       | degrees celsius |  |  |  |
| Hz                       | hertz           |  |  |  |
| kHz                      | kilohertz       |  |  |  |
| kΩ                       | kilohms         |  |  |  |
| MHz                      | megahertz       |  |  |  |
| MΩ                       | megaohms        |  |  |  |
| μΑ                       | microamperes    |  |  |  |
| μF                       | microfarads     |  |  |  |
| μs                       | microseconds    |  |  |  |
| mA                       | milliamperes    |  |  |  |
| ms                       | milliseconds    |  |  |  |
| ns                       | nanoseconds     |  |  |  |
| Ω                        | ohms            |  |  |  |
| %                        | percent         |  |  |  |
| pF                       | picofarads      |  |  |  |
| V                        | volts           |  |  |  |
| W                        | watts           |  |  |  |



**Revision history** 

# **Revision history**

| Document<br>revision | Date       | Description of changes |
|----------------------|------------|------------------------|
| *A                   | 2024-04-03 | Post to external web.  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-04-03 **Published by** 

**Infineon Technologies AG** 81726 Munich, Germany

© 2024 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: erratum@infineon.com

**Document reference** 002-38948 Rev. \*A

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.