Datasheet



### XENSIV<sup>™</sup> PAS CO2 5 V sensor based on photo acoustic spectroscopy principle

#### Features

- Operating range: 0 ppm to 32000 ppm
- Accuracy: ±50 ppm ±5% of reading between 400 ppm and 3000 ppm
- Lifetime: 10 years for indoor mission profile
- Interface: I<sup>2</sup>C, UART, and PWM
- Package dimension: 13.8 × 14 × 7.5 mm<sup>3</sup>
- Maintenance: Maintenance-free when using ABOC feature (automatic baseline offset correction)

#### **Potential applications**

High accuracy, compact size, and SMD capability make the XENSIV<sup>™</sup> PAS CO2 sensor ideal for indoor air quality monitoring solutions in the market with numerous potential applications.

- HVAC (heating, ventilation, air conditioning)
- Home appliances
- Smart home IoT devices
- In-cabin air quality monitoring unit
- Agriculture/greenhouses

#### Description

Infineon has leveraged its knowledge in sensors and MEMS technologies to develop a disruptive gas sensor for CO<sub>2</sub> sensing. The XENSIV<sup>™</sup> PAS CO2 is a real CO<sub>2</sub> sensor combining NDIR technology with Infineon's high SNR MEMS microphones, allowing for state-of-the-art accuracy in an exceptionally small form factor.

The sensor is based on the photoacoustic spectroscopy (PAS) principle, where CO<sub>2</sub> molecules within the sensor cavity absorb infrared light, generating small pressure changes that are detected by an acoustic detector. CO<sub>2</sub> concentration is then delivered in the form of a direct ppm readout, thanks to the integrated microcontroller. Highly accurate CO<sub>2</sub> readings are guaranteed.

| OPN number     | Package      | SP number   |
|----------------|--------------|-------------|
| PASCO2V15AUMA1 | LG-MLGA-14-2 | SP005862398 |





## PASCO2V15

Datasheet

Table of contents



## **Table of contents**

|         | Features                                                                |
|---------|-------------------------------------------------------------------------|
|         | Potential applications                                                  |
|         | Description                                                             |
|         | Table of contents    2                                                  |
| 1       | Block diagram                                                           |
| 2       | <b>Pin-out diagram</b>                                                  |
| 3       | <b>Typical sensor response to CO<sub>2</sub> concentration change</b> 6 |
| 4       | Characteristics and parameters                                          |
| 4.1     | Specification                                                           |
| 4.1.1   | Operating range                                                         |
| 4.1.2   | Storage conditions                                                      |
| 4.1.3   | Timing characteristics                                                  |
| 4.1.4   | Absolute maximum ratings                                                |
| 4.1.5   | Current rating and power consumption 10                                 |
| 4.1.6   | CO <sub>2</sub> transfer function                                       |
| 4.2     | Digital interfaces                                                      |
| 4.2.1   | I <sup>2</sup> C interface                                              |
| 4.2.1.1 | I <sup>2</sup> C transaction format                                     |
| 4.2.1.2 | I <sup>2</sup> C timing characteristics                                 |
| 4.2.2   | UART interface                                                          |
| 4.3     | Application circuit examples                                            |
| 4.3.1   | I <sup>2</sup> C application circuit example                            |
| 4.3.2   | UART application circuit example                                        |
| 4.3.3   | PWM application circuit example                                         |
| 4.4     | Functional description                                                  |
| 4.4.1   | Operating modes                                                         |
| 4.4.2   | Data post-processing                                                    |
| 4.4.2.1 | Pressure compensation                                                   |
| 4.4.2.2 | Automatic baseline offset correction17                                  |
| 4.4.2.3 | Forced compensation                                                     |
| 4.4.2.4 | Alarm threshold                                                         |
| 4.5     | Monitoring mechanism as advanced functionality18                        |
| 5       | <b>Register map</b>                                                     |
| 5.1     | Register map access method    19                                        |
| 5.2     | Register map bitfields                                                  |
| 5.3     | Product and revision ID register (PROD_ID)21                            |
| 5.4     | Sensor status register (SENS_STS)                                       |



Table of contents

| 5.5  | Measurement period configuration registers (MEAS_RATE_H)       | 23 |
|------|----------------------------------------------------------------|----|
| 5.6  | Measurement period configuration registers (MEAS_RATE_L)       |    |
| 5.7  | Measurement mode configuration register (MEAS_CFG)             | 24 |
| 5.8  | CO <sub>2</sub> concentration result register (CO2PPM_H)       |    |
| 5.9  | CO <sub>2</sub> concentration result register (CO2PPM_L)       | 26 |
| 5.10 | Measurement status register (MEAS_STS)                         |    |
| 5.11 | Interrupt pin configuration register (INT_CFG)                 | 27 |
| 5.12 | Alarm threshold register (ALARM_TH_H)                          | 28 |
| 5.13 | Alarm threshold register (ALARM_TH_L)                          |    |
| 5.14 | Pressure compensation registers (PRES_REF_H)                   | 29 |
| 5.15 | Pressure compensation registers (PRES_REF_L)                   | 30 |
| 5.16 | Automatic baseline offset compensation reference (CALIB_REF_H) | 30 |
| 5.17 | Automatic baseline offset compensation reference (CALIB_REF_L) |    |
| 5.18 | Scratch pad register (SCRATCH_PAD)                             | 31 |
| 5.19 | Soft reset register (SENS_RST)                                 | 32 |
| 6    | Assembly instruction                                           | 33 |
| 7    | Package dimensions and footprint                               |    |
| 8    | Packing for shipment                                           | 35 |
|      | Revision history                                               | 36 |
|      | Disclaimer                                                     |    |

1 Block diagram









Block diagram of XENSIV<sup>™</sup> PAS CO2

2 Pin-out diagram







Figure 2

Pin-out diagram (bottom view)

### Table 1Pin description

| PIN | Symbol  | Туре                 | Description                                                                |  |  |  |
|-----|---------|----------------------|----------------------------------------------------------------------------|--|--|--|
| 1   | VDD3.3  | Power supply (3.3 V) | 3.3 V digital power supply                                                 |  |  |  |
| 2   | Rx      | Input/output         | UART receiver pin (3.3 V domain)                                           |  |  |  |
| 3   | SCL     | Input/output         | I <sup>2</sup> C clock pin (3.3 V domain)                                  |  |  |  |
| 4   | Tx/SDA  | Output               | UART transmitter pin (3.3 V domain)/I <sup>2</sup> C data pin (3.3 domain) |  |  |  |
| 5   | PWM_DIS | Input                | PWM disable input pin (3.3 V domain)                                       |  |  |  |
| 6   | GND     | Ground               | Ground                                                                     |  |  |  |
| 7   | INT     | Output               | Interrupt output pin (3.3 V domain)                                        |  |  |  |
| 8   | PSEL    | Input                | Communication interface select input pin (3.3 V doma                       |  |  |  |
| 9   | PWM     | Output               | PWM output pin (3.3 V domain)                                              |  |  |  |
| 10  | VDD5    | Power supply (5 V)   | 5 V power supply for the IR emitter                                        |  |  |  |



3 Typical sensor response to CO<sub>2</sub> concentration change

# 3 Typical sensor response to CO<sub>2</sub> concentration change

Measurement condition: VDD5 = 5.0 V, VDD3.3 = 3.3 V,  $T_{amb}$  = 25°C, p = 1013 hPa and % r.H. = 30%





Typical sensor response to CO<sub>2</sub> concentration change



## 4 Characteristics and parameters

## 4.1 Specification

### 4.1.1 Operating range

To ensure proper operation of the sensor, the following operating conditions must not be exceeded. All parameters specified in the subsequent sections refer to these operating conditions unless otherwise specified.

| Parameter                                       | Symbol            | Values | 5    |       | Unit | Note or test condition       |
|-------------------------------------------------|-------------------|--------|------|-------|------|------------------------------|
|                                                 |                   | Min.   | Тур. | Max.  |      |                              |
| CO <sub>2</sub> measurement range <sup>1)</sup> | C <sub>CO2</sub>  | 0      |      | 32000 | ppm  | Functional measurement range |
| Ambient temperature <sup>1)</sup>               | T <sub>amb</sub>  | 0      |      | 50    | °C   |                              |
| Relative humidity <sup>1)</sup>                 | rH                | 0      |      | 85    | %    | Non-condensing               |
| Pressure <sup>1)</sup>                          | p                 | 750    | 1013 | 1150  | hPa  |                              |
| Supply voltage <sup>1)</sup>                    | VDD3.3            | 3      | 3.3  | 3.6   | V    |                              |
|                                                 | VDD5              | 4.45   | 5    | 5.5   | V    |                              |
| Lifetime <sup>1)</sup>                          | t <sub>life</sub> |        | 10   |       | Year | Depends on mission profile   |

1) Not subject to production test. This parameter is verified by design/characterization.

## 4.1.2 Storage conditions

Storage condition refers to dry pack: packed, evacuated, desiccant<sup>1)</sup>, humidity indicator card (HIC) sealed moisture barrier bag.

### Table 3Storage condition

| Parameter                                          | Symbol                         | Values |      |      | Unit | Note or test condition  |
|----------------------------------------------------|--------------------------------|--------|------|------|------|-------------------------|
|                                                    |                                | Min.   | Тур. | Max. |      |                         |
| Storage temperature <sup>1)</sup>                  | T <sub>storage</sub>           | 5      |      | 40   | °C   | <90% r.H. <sup>2)</sup> |
| Storage time <sup>1)</sup>                         | t <sub>storage</sub>           |        |      | 3    | Year |                         |
| Storage temperature during transport <sup>1)</sup> | T <sub>storage_transport</sub> | -20    |      | 60   | °C   |                         |
| Storage time during transport <sup>1)</sup>        | t <sub>storage_transport</sub> |        |      | 10   | Day  |                         |

1) Not subject to production test. This parameter is verified by design/characterization.

2) Condensation and bedewing shall be avoided.

1

Number of desiccant units to be calculated according to JEDEC Standard 033.

infineon

4 Characteristics and parameters

# 4.1.3 Timing characteristics

### Table 4Timing characteristics

| Parameter                                      | Symbol                  | Values |      |      | Unit | Note or test condition                                                |  |
|------------------------------------------------|-------------------------|--------|------|------|------|-----------------------------------------------------------------------|--|
|                                                |                         | Min.   | Тур. | Max. |      |                                                                       |  |
| Sampling time <sup>1)</sup>                    | t <sub>sampling</sub>   | 10     | 60   | 4095 | S    | Sensor accuracy may be affected when sampling rates exceed 1 meas/min |  |
| Time to sensor ready <sup>1)</sup>             | t <sub>sensor_rdy</sub> |        |      | 1    | s    |                                                                       |  |
| Time to early<br>notification <sup>1) 2)</sup> | t <sub>early_noti</sub> |        | 2    |      | S    |                                                                       |  |
| I <sup>2</sup> C clock frequency <sup>1)</sup> | f <sub>I2C</sub>        |        | 100  |      | kHz  |                                                                       |  |
|                                                |                         |        | 400  |      |      |                                                                       |  |
| PWM frequency <sup>1)</sup>                    | f <sub>pwm</sub>        |        | 80   |      | Hz   |                                                                       |  |
| UART baud rate <sup>1)</sup>                   | f <sub>baud</sub>       |        | 9.6  |      | kbps |                                                                       |  |

1) Not subject to production test. This parameter is verified by design/characterization.

2) Relevant for continuous mode of operation.



4 Characteristics and parameters



Typical measurement timing sequence for I<sup>2</sup>C and UART is presented in Figure 4.

Figure 4

Illustration of the timing characteristic parameters

PASCO2V15 Datasheet

## 4.1.4 Absolute maximum ratings

#### Table 5 Absolute maximum ratings

| Parameter                   | Symbol               | Values |      |      | Unit | Note or test condition |
|-----------------------------|----------------------|--------|------|------|------|------------------------|
|                             |                      | Min.   | Тур. | Max. |      |                        |
| MSL level                   | MSL                  |        | 3    |      |      |                        |
| Maximum ambient temperature | T <sub>amb_max</sub> | -10    |      | 60   | °C   |                        |
| Maximum relative humidity   | rH <sub>max</sub>    | 0      |      | 95   | %    |                        |
| 5 V supply voltage          | V <sub>VDD5</sub>    | 4.45   |      | 5.5  | V    |                        |
| 3.3 V supply voltage        | V <sub>VDD3.3</sub>  | 3.0    |      | 3.6  | V    |                        |
| Reflow temperature          | T <sub>r</sub>       |        |      | 245  | °C   | JEDEC J-STD-020E       |
| ESD human body model        | V <sub>ESD_HBM</sub> | -2     |      | 2    | kV   | HBM (JS001)            |
| ESD charge discharge model  | V <sub>ESD_CDM</sub> |        |      | 500  | V    | CDM (JS002)            |

*Note:* Stresses above the values listed as "Absolute Maximum Ratings" may cause permanent damage to the devices. Exposure to absolute maximum rating conditions for extended period of time may affect device reliability.

## 4.1.5 Current rating and power consumption

**Current rating** 

All parameters specified in Table 5 refer to the following operating conditions unless otherwise specified: VDD3.3 = 3.3 V, VDD5 = 5.0 V,  $T_{amb} = 25^{\circ}$ C, % r.H. = 30%, p = 1013 hPa.

| Parameter                     | Symbol                | Pin    | Value          | s   |     | Unit | Note or test condition |
|-------------------------------|-----------------------|--------|----------------|-----|-----|------|------------------------|
|                               |                       |        | Min. Typ. Max. |     |     |      |                        |
| Peak current <sup>1)</sup>    | I <sub>peak 5</sub>   | VDD5   |                | 265 | 290 | mA   |                        |
| Peak current <sup>1)</sup>    | I <sub>peak 3.3</sub> | VDD3.3 |                | 10  |     | mA   |                        |
| Average current <sup>1)</sup> | I <sub>avg 5</sub>    | VDD5   |                | 1   |     | mA   | At 1 meas/min          |
| Average current <sup>1)</sup> | I <sub>avg 3.3</sub>  | VDD3.3 |                | 10  |     | mA   | At 1 meas/min          |
| Average power <sup>1)</sup>   | Pavg                  |        |                | 30  |     | mW   | At 1 meas/min          |

1) Not subject to production test. This parameter is verified by design/characterization.

Table 6

PASCO2V15 Datasheet

\_ . . \_

## 4.1.6 CO<sub>2</sub> transfer function

.

All parameters specified in the following sections refer to the operating conditions unless otherwise specified: VDD3.3 = 3.3 V, VDD5 = 5.0 V,  $T_{amb}$  = 25°C, % r.H. = 30%, p = 1013 hPa, and  $t_{sampling}$  = 1 meas/min.

| Parameter                        | Symbol                    | Values                    |      | Unit                      | Note or test condition |                                                     |
|----------------------------------|---------------------------|---------------------------|------|---------------------------|------------------------|-----------------------------------------------------|
|                                  |                           | Min.                      | Тур. | Max.                      |                        |                                                     |
| Accuracy <sup>1)</sup>           | Acc                       | -50 ppm -5% of<br>reading |      | +50 ppm +5%<br>of reading | ppm                    | С <sub>СО2</sub> : 400-3000 ррт                     |
| Response time <sup>2)</sup>      | t <sub>63</sub>           |                           | 55   |                           | s                      |                                                     |
| Repeatability <sup>2) 3)</sup>   | R                         |                           |      | 10                        | ppm                    |                                                     |
| Pressure stability <sup>2)</sup> | <i>p</i> <sub>error</sub> |                           | 0    |                           | %/hPa                  | With pressure compensation feature enabled          |
| Acoustic stability <sup>2)</sup> | SPL <sub>error</sub>      | 3                         | 6    | 15                        | ppm                    | Up to 95 dB for pink noise<br>from 100 Hz to 10 kHz |

 Accuracy verified using certified calibration gas mixtures and high-precision reference sensors. Uncertainty in calibration gas mixtures of ±2% needs to be considered. Temporary deviations in accuracy caused by assembly, rough handling or harsh environmental conditions can be compensated using forced compensation scheme (FCS) or automatic baseline offset correction (ABOC).

2) Not subject to production test. This parameter is verified by design/characterization.

3) Stepwise Reaction IIR filter is enabled.

## 4.2 Digital interfaces

The XENSIV<sup>™</sup> PAS CO2 supports I<sup>2</sup>C, UART, and PWM. The I<sup>2</sup>C and UART interfaces are described in detail in the following chapters.

## 4.2.1 I<sup>2</sup>C interface

The device complies with the I<sup>2</sup>C protocol. When I<sup>2</sup>C is selected as a serial communication interface, the device acts as an I<sup>2</sup>C slave. The main characteristics of the interface are described below:

- Slave mode only
- I<sup>2</sup>C clock frequency: 100 kHz and 400 kHz
- 7-bit slave address: 0×28
- No CRC
- The device supports clock stretching
- 8-bit addressing mode supported (7-bit address + RW)
- Bulk read and write supported (device auto-increments automatically the address)
- Address 0×00 not supported

Further details of the protocol are covered in the separate application note.



## 4.2.1.1 I<sup>2</sup>C transaction format

The I<sup>2</sup>C transaction has the following structure: a start condition followed by four bytes followed a stop condition.



#### Figure 5 I<sup>2</sup>C write and read transaction

| Byte | Description     | Value                              | Comments                                                             |
|------|-----------------|------------------------------------|----------------------------------------------------------------------|
|      | Start condition |                                    |                                                                      |
| 1    | Header          | (Slave address << 1)   R/W         |                                                                      |
| 2    | First data-byte | As per user request/register value | Read: data provided by the slave<br>Write: data provided by the user |
| N+2  | Data byte N     | As per user request/register value | Read: data provided by the slave<br>Write: data provided by the user |
|      | End condition   |                                    |                                                                      |

## 4.2.1.2 I<sup>2</sup>C timing characteristics

Due to the wired-AND configuration of an I<sup>2</sup>C bus system, the port drivers on the SCL and SDA signal lines need to operate in open-drain mode. The high level of these lines must be held by an external pull-up device, approximately 10 kOhm for operation at 100 kbits/s, approximately 2 kOhm for operation at 400 kbits/s.

### Table 9I<sup>2</sup>C standard mode timing

| Parameter                                  | Symbol | Values |         |      | Unit | Note or test condition |  |
|--------------------------------------------|--------|--------|---------|------|------|------------------------|--|
|                                            |        | Min.   | n. Typ. | Max. |      |                        |  |
| Fall time of both SDA and SCL              | t1     |        |         | 300  | ns   |                        |  |
| Rise time of both SDA and SCL              | t2     |        |         | 1000 | ns   |                        |  |
| Data hold time                             | t3     | 0      |         |      | μs   |                        |  |
| Data set-up time                           | t4     | 250    |         |      | ns   |                        |  |
| LOW period of SCL clock                    | t5     | 4.7    |         |      | μs   |                        |  |
| HIGH period of SCL clock                   | t6     | 4.0    |         |      | μs   |                        |  |
| Hold time for a (repeated) START condition | t7     | 4.0    |         |      | μs   |                        |  |
| Set-up time for (repeated) START condition | t8     | 4.7    |         |      | μs   |                        |  |

```
(table continues...)
```



4 Characteristics and parameters

## Table 9 (continued) I<sup>2</sup>C standard mode timing

| Parameter                                        | Symbol | Values |      |      | Unit | Note or test condition |  |
|--------------------------------------------------|--------|--------|------|------|------|------------------------|--|
|                                                  |        | Min.   | Тур. | Max. |      |                        |  |
| Set-up time for STOP condition                   | t9     | 4.0    |      |      | μs   |                        |  |
| Bus free time between a STOP and START condition | t10    | 4.7    |      |      | μs   |                        |  |
| Capacitive load for each bus line                | Cb     |        |      | 400  | pF   |                        |  |

### Table 10I<sup>2</sup>C fast mode timing

| Parameter                                        | Symbol         | Values                     |  |      | Unit | Note or test condition                                                     |  |
|--------------------------------------------------|----------------|----------------------------|--|------|------|----------------------------------------------------------------------------|--|
|                                                  |                | Min. Typ. I                |  | Max. |      |                                                                            |  |
| Fall time of both SDA and SCL                    | t1             | 20 +<br>0.1*C <sub>b</sub> |  | 300  | ns   | C <sub>b</sub> refers to the total<br>capacitance of one bus<br>line in pF |  |
| Rise time of both SDA and SCL                    | t2             | 20 +<br>0.1*C <sub>b</sub> |  | 300  | ns   | C <sub>b</sub> refers to the total<br>capacitance of one bus<br>line in pF |  |
| Data hold time                                   | t3             | 0                          |  |      | μs   |                                                                            |  |
| Data set-up time                                 | t4             | 100                        |  |      | ns   |                                                                            |  |
| LOW period of SCL clock                          | t5             | 1.3                        |  |      | μs   |                                                                            |  |
| HIGH period of SCL clock                         | t6             | 0.6                        |  |      | μs   |                                                                            |  |
| Hold time for a (repeated) START condition       | t7             | 0.6                        |  |      | μs   |                                                                            |  |
| Set-up time for (repeated) START condition       | t8             | 0.6                        |  |      | μs   |                                                                            |  |
| Set-up time for STOP condition                   | t9             | 0.6                        |  |      | μs   |                                                                            |  |
| Bus free time between a STOP and START condition | t10            | 1.3                        |  |      | μs   |                                                                            |  |
| Capacitive load for each bus line                | C <sub>b</sub> |                            |  | 400  | pF   |                                                                            |  |

4 Characteristics and parameters







## 4.2.2 UART interface

When UART is selected as a serial communication interface, the device acts as a UART slave. The device operates via UART for point-to-point communication. Bus operation is not supported. As a result, it is recommended that the master uses a time-out mechanism. The basic format of a valid UART frame is 1 start bit, 8 data bits, no parity bit, and 1 stop bit. The master combines several UART frames into a message (read or write). The combination of master request and slave answer defines a transaction. The main characteristics of the interface are described below:

- Point to point operation no bus support
- Slave operation only
- UART clock frequency = 9.6 kHz
- Format: 1 start bit, 8 data bits, no parity bit, 1 stop bit. Supports direct connection with a terminal program



PASCO2V15 Datasheet

## 4.3 Application circuit examples

## 4.3.1 I<sup>2</sup>C application circuit example



Figure 7 Application circuit example for I<sup>2</sup>C

With this configuration, the device will start in Idle mode of operation. Internal pull up is present on PWM\_DIS pin.

## 4.3.2 UART application circuit example





With this configuration, the device will start in Idle mode of operation. Internal pull up is present on PWM\_DIS pin.

infineon

4 Characteristics and parameters

## 4.3.3 PWM application circuit example



### Figure 9 Application circuit example for PWM

With this configuration, the device will start in continuous mode of operation with sampling time of 1 meas/min.

## 4.4 Functional description

This section describes the operation of the sensor while measuring CO<sub>2</sub> concentrations. At any moment, the device can be in one out of two different states: active and inactive. At active state, the CPU controlling the device is operating and can perform tasks, such as: running a measurement sequence, serving an interrupt, and so on. When the device has no specific task to perform, it goes to an inactive state. A transition from active to inactive state may occur at the end of a measurement sequence. Several events can wake up the device: the reception of a measurement request in continuous measurement mode.

## 4.4.1 Operating modes

The operating mode can be programmed via the serial communication interface by using the bit field **MEAS\_CFG.OP\_MODE**.

The sensor module supports three operating modes:

- **Idle mode:** The device does not perform any CO<sub>2</sub> concentration measurement. The device remains inactive until it becomes active shortly to serve interrupts before going back to an inactive state
- Continuous mode: In this mode, the device periodically triggers a CO<sub>2</sub> concentration measurement sequence.
   Once a measurement sequence is completed, the device goes back to an inactive state and wakes up automatically for the next measurement sequence. The measurement period is programmable from 5 s to 4095 s
- **Single-shot mode:** In this mode, the device triggers a single measurement sequence. At the end of the measurement sequence, the device goes back automatically to idle mode



4 Characteristics and parameters





## 4.4.2 Data post-processing

Once the CO<sub>2</sub> concentration data has been acquired, several post-processing schemes can be applied to utilize different functionality.

## 4.4.2.1 Pressure compensation

The CO<sub>2</sub> concentration value acquired by the sensor is dependent on the external atmospheric pressure. To compensate for this effect, the application system can provide the value of the atmospheric pressure by writing into the specific registers, that is, **PRES\_REF\_H** and **PRES\_REF\_L**. At the end of a measurement sequence, the device reads the pressure value and applies for compensation on the CO<sub>2</sub> concentration value before storing it into the result registers.

## 4.4.2.2 Automatic baseline offset correction

To correct slow drifts caused by aging during operation, the device supports automatic baseline offset compensation. Every week of operation, the device computes an offset to correct the baseline of the device. The device must be in contact with the reference concentration (for example, fresh air at 400 ppm of CO<sub>2</sub> concentration) at least 30 minutes per operating week to make sure proper baseline compensation. The device supports different configurations for compensation. The ABOC set point may only be set between 350 and 1500 ppm.

## 4.4.2.3 Forced compensation

Forced compensation provides a means to speed up the offset compensation process. Before forced compensation is enabled, the device shall be physically exposed to the reference  $CO_2$  concentration. The device will use the next three measurements to calculate the compensation offset. The user shall ensure constant exposure to the reference  $CO_2$  concentration during that time. It is recommended to operate at one measurement per 10 seconds while implementing the forced compensation scheme. When three measurement sequences are completed, the device automatically reconfigures itself with the newly computed offset applied to the subsequent  $CO_2$  concentration measurement results. The forced compensation offset can be stored to the non-volatile memory by using the corresponding command (SENS\_RST = 0xCF).

infineon

4 Characteristics and parameters

## 4.4.2.4 Alarm threshold

The device can be configured via interrupt to perform an alarm threshold check each time a new CO<sub>2</sub> concentration data is acquired. At the end of each measurement sequence, the computed CO<sub>2</sub> value (after all applicable offset compensations) is compared to the concatenated value in **ALARM\_TH\_H** and **ALARM\_TH\_L**. In case of a threshold violation, the sticky bit **MEAS\_STS.ALARM** is set. This also sets pin **INT** to active level due to configuration as alarm. Bit **MEAS\_STS.ALARM** is cleared by reading register **MEAS\_STS.ALARM\_CLR**.

## 4.5 Monitoring mechanism as advanced functionality

The device supports several mechanisms to monitor the correct operation of the sensor.

| Mechanism                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Sensor ready status                  | After each power-on reset, bit <b>SENS_STS.SEN_RDY</b> is set to confirm that the sensor has initialized correctly                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Scratchpad register                  | <ul> <li>To check the integrity of the communication layer of the serial communication interface, register SCRATCH_PAD can be used. This register can use this memory field to write any value and verify that the data received by the device is correct. It can also be used to verify that a soft reset has been executed, using the following sequence:</li> <li>1. The user writes a non-default value to register SCRATCH_PAD</li> <li>2. The user reads back register SCRATCH_PAD to verify the writ commend has been correctly executed</li> <li>3. The user writes register SENS_RST to trigger a soft reset</li> <li>4. The user reads register SCRATCH_PAD to verify that it has been reset to its default value</li> </ul> |  |  |  |  |  |
| VDD5V verification                   | At power-up and the beginning of each measurement sequence, the device<br>automatically measures the voltage at VDD5. If the measured voltage exceeds the<br>specified operating range of the device, bit SENS_STS.ORVS is set. The measurement<br>sequence is, however, completed normally. Bit SENS_STS.ORVS can be cleared by<br>setting bit SENS_STS.ORVS_CLR                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Internal temperature<br>verification | At the beginning of each measurement sequence, the device automatically measures<br>its internal temperature. If the measured temperature exceeds the specified operating<br>ranged of the device, sticky bit <b>SENS_STS.ORTMP</b> is set. The measurement sequence<br>is, however, completed normally. Bit <b>SENS_STS.ORTMP</b> can be cleared by setting bit<br><b>SENS_STS.ORTMP_CLR</b>                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |

### Table 11 Functionality description

Datasheet

5 Register map



## 5 Register map

## 5.1 Register map access method

The registers that can be accessed by the user's application via the communication interfaces are covered here. Registers need to be addressed byte-wise.

| Mode                                     | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read/Write                               | rw     | This bit or bitfield can be written or read                                                                                                                                                                                                                                                                                                                                                                                   |
| Read                                     | r      | This bit or bitfield is read-only                                                                                                                                                                                                                                                                                                                                                                                             |
| Write                                    | w      | This bit or bitfield is write-only (read as 0 <sub>H</sub> )                                                                                                                                                                                                                                                                                                                                                                  |
| Read/Write hardware or firmware affected | rwh    | As rw, but bit or bitfield can also be modified by hardware or firmware                                                                                                                                                                                                                                                                                                                                                       |
| Read hardware or firmware affected       | rh     | As r, but bit or bitfield can also be modified by hardware or firmware                                                                                                                                                                                                                                                                                                                                                        |
| Sticky                                   | S      | Bits with this attribute are "sticky" in one direction. If their reset value is<br>overwritten once they can be switched again into their reset state only by<br>a reset operation. Software and internal logic (except reset-like functions)<br>cannot switch this type of bit into its reset state by writing directly to the<br>register. The sticky attribute can be combined with other functions (for<br>example, "rh") |
| Reserved/not<br>implemented              | 0      | <ul> <li>Bitfields named "0" indicate functions not implemented. They have the following behavior:</li> <li>Reading these bitfields returns 0<sub>H</sub></li> <li>Writing these bitfields has no effect</li> <li>These bitfields are reserved. When writing, software should always set such bitfields to 0<sub>H</sub> to preserve compatibility with future products</li> </ul>                                            |
| Reserved/not defined                     | Res    | Certain bitfields or bit combinations in a bitfield can be marked as<br>"Reserved", indicating that the behavior of the device is undefined for that<br>combination of bits. Setting the register to such an undefined value may<br>lead to unpredictable results. When writing, the software must always set<br>such bitfields to legal values                                                                               |

#### Table 12Bit access terminology

## PASCO2V15

Datasheet

5 Register map



## 5.2 Register map bitfields

| Name            | Address | 7        | 6              | 5             | 4            | 3       | 2             | 1               | 0             | Reset |
|-----------------|---------|----------|----------------|---------------|--------------|---------|---------------|-----------------|---------------|-------|
|                 |         |          | v              | 5             |              | 5       | -             | -               | V             |       |
| PROD_ID         | 0x00    | PROD     |                |               | REV          |         |               |                 |               | 0x4F  |
|                 |         |          |                |               |              |         |               |                 |               | 0x60* |
| SENS_ST<br>S    | 0x01    | SEN_RDY  | PWM_DI<br>S_ST | ORTMP         | ORVS         | ICCER   | ORTMP_<br>CLR | ORVS_CL<br>R    | ICCER_C<br>LR | 0xC0  |
| MEAS_RA<br>TE_H | 0x02    | 0        |                |               |              | VAL     |               |                 |               | 0x00  |
| MEAS_RA<br>TE_L | 0x03    | VAL      |                |               | _            |         |               |                 |               | 0x3C  |
| MEAS_CF<br>G    | 0x04    | Reserved |                | PWM_O<br>UTEN | PWM_M<br>ODE | BOC_CFG |               | OP_MODI         | Ξ             | 0x24  |
| СО2РРМ<br>_Н    | 0x05    | VAL      |                |               |              |         |               |                 |               | 0x00  |
| CO2PPM<br>_L    | 0x06    | VAL      |                |               |              |         |               |                 |               | 0x00  |
| MEAS_ST<br>S    | 0x07    | 0        |                | Reserved      | DRDY         | INT_STS | ALARM         | INT_STS<br>_CLR | ALARM_<br>CLR | 0x00  |
| INT_CFG         | 0x08    | 0        |                |               | INT_TYP      | INT_FUN | <u> </u>      | ALARM_<br>TYP   | 0x11          |       |
| ALARM_T<br>H_H  | 0x09    | VAL      |                |               |              |         |               |                 |               | 0x00  |
| ALARM_T<br>H_L  | 0x0A    | VAL      |                |               |              |         |               |                 |               | 0x00  |
| PRES_RE<br>F_H  | 0x0B    | VAL      |                |               |              |         |               |                 |               | 0x03  |
| PRES_RE<br>F_L  | 0x0C    | VAL      |                |               |              |         |               |                 |               | 0xF7  |
| CALIB_R<br>EF_H | 0x0D    | VAL      |                |               |              |         |               |                 |               | 0x01  |
| CALIB_R<br>EF_L | 0x0E    | VAL      | VAL            |               |              |         |               |                 | 0x90          |       |
| SCRATCH<br>_PAD | 0x0F    | VAL      | VAL            |               |              |         |               |                 |               | 0x00  |
| SENS_RS<br>T    | 0x10    | SRTRG    |                |               |              |         |               |                 |               | 0x00  |

*Note:* • Registers with addresses 0x11 to 0x14 are reserved and must not be accessed. Any read or write operation to these registers will result in a communication error.

• Registers with addresses 0x15 to 0xFF are reserved and must not be accessed. Any read or write operation to these registers will result in a non-acknowledge error.

# PASCO2V15

Datasheet

5 Register map



## 5.3 Product and revision ID register (PROD\_ID)

This register displays the device's product and version ID. Write accesses to this register are ignored.

| PROD_ID<br>Product and revision ID register |   |      | R | Address:<br>eset value: | 0x00 <sub>1</sub><br>0x4F/0x60 <sub>1</sub> |     |   |   |
|---------------------------------------------|---|------|---|-------------------------|---------------------------------------------|-----|---|---|
|                                             | 7 | 6    | 5 | 4                       | 3                                           | 2   | 1 | 0 |
|                                             |   | PROD |   |                         |                                             | REV |   |   |
| r                                           |   |      |   |                         |                                             | r   |   |   |

| Field | Bits | Туре | Description                                                |
|-------|------|------|------------------------------------------------------------|
| PROD  | 7:5  | r    | Product ID                                                 |
|       |      |      | This bitfield indicates the product type.                  |
|       |      |      | 001 <sub>B</sub> : Reserved                                |
|       |      |      | 010 <sub>B</sub> : PASCO2V01                               |
|       |      |      | 011 <sub>B</sub> : PASCO2V15                               |
| REV   | 4:0  | r    | Revision ID                                                |
|       |      |      | This bitfield indicates the product and firmware revision. |
|       |      |      | 0001 <sub>B</sub> : Revision 1.                            |
|       |      |      | 0010 <sub>B</sub> : Revision 2.                            |
|       |      |      | 0011 <sub>B</sub> : Revision 3.                            |
|       |      |      |                                                            |

## 5.4 Sensor status register (SENS\_STS)

This register displays and controls the status of the sensor. Write accesses to the read-only bits of this register are ignored.

| SENS_STS<br>Sensor status | register       |       | R    | Address:<br>eset value: |           |          | 0x01 <sub>H</sub><br>0xC0 <sub>H</sub> |
|---------------------------|----------------|-------|------|-------------------------|-----------|----------|----------------------------------------|
| 7                         | 6              | 5     | 4    | 3                       | 2         | 1        | 0                                      |
| SEN_RDY                   | PWM_DIS_S<br>T | ORTMP | ORVS | ICCER                   | ORTMP_CLR | ORVS_CLR | ICCER_CLR                              |
| rh                        | rh             | rhs   | rhs  | rhs                     | w         | w        | w                                      |

| Field   | Bits | Туре | Description                                                                                               |
|---------|------|------|-----------------------------------------------------------------------------------------------------------|
| SEN_RDY | 7    | rh   | Sensor ready bit                                                                                          |
|         |      |      | This bit indicates if the initialization of the sensor after power-or reset has been performed correctly. |
|         |      |      | 0 <sub>B</sub> : The sensor has not been initialized correctly.                                           |
|         |      |      | 1 <sub>B</sub> : The sensor has been initialized correctly.                                               |

(table continues...)

5 Register map





| Field      | Bits | Туре | Description                                                                                                           |
|------------|------|------|-----------------------------------------------------------------------------------------------------------------------|
| PWM_DIS_ST | 6    | rh   | PWM_DIS pin status                                                                                                    |
|            |      |      | This bit indicates the level read at pin <b>PWM_DIS</b> .                                                             |
|            |      |      | 0 <sub>B</sub> : A low level is read at pin <b>PWM_DIS</b> .                                                          |
|            |      |      | 1 <sub>B</sub> : A high level is read at pin <b>PWM_DIS</b> .                                                         |
|            |      |      | <i>Note:</i> This bit is updated at every transition at pin <b>PWM_DIS</b> .                                          |
| ORTMP      | 5    | rhs  | Out-of-range temperature error bit (sticky bit)                                                                       |
|            |      |      | This bit indicates if a condition where the temperature has been outside the specified valid range has been detected. |
|            |      |      | 0 <sub>B</sub> : No error has occurred.                                                                               |
|            |      |      | 1 <sub>B</sub> : An error has occurred.                                                                               |
|            |      |      | This bit is cleared by setting <b>SENS_STS.ORTMP_CLR</b> .                                                            |
| ORVS       | 4    | rhs  | Out-of-range VDD5V error bit (sticky bit)                                                                             |
|            |      |      | This bit indicates if a condition where VDD5V has been outside the specified valid range has been detected.           |
|            |      |      | 0 <sub>B</sub> : No error has occurred.                                                                               |
|            |      |      | 1 <sub>B</sub> : An error has occurred.                                                                               |
|            |      |      | This bit is cleared by setting bit <b>SENS_STS.ORVS_CLR</b> .                                                         |
| ICCER      | 3    | rhs  | Communication error notification bit (sticky bit)                                                                     |
|            |      |      | This bit indicates if a non-valid command has been received by the serial communication interface.                    |
|            |      |      | 0 <sub>B</sub> : No invalid command received.                                                                         |
|            |      |      | 1 <sub>B</sub> : An invalid command has been received.                                                                |
|            |      |      | This bit is cleared by setting <b>SENS_STS.ICCER_CLR</b> .                                                            |
| ORTMP_CLR  | 2    | w    | Out-of-range temperature error clear bit                                                                              |
|            |      |      | Writing this bit with 1 <sub>B</sub> clears the sticky bit <b>SENS_STS.ORTMP</b> .                                    |
|            |      |      | This bit is read back as 0 <sub>B</sub> .                                                                             |
| ORVS_CLR   | 1    | w    | Out-of-range VDD5V error clear bit                                                                                    |
|            |      |      | Writing this bit with 1 <sub>B</sub> clears the sticky bit <b>SENS_STS.ORVS</b> .                                     |
|            |      |      | This bit is read back as 0 <sub>B</sub> .                                                                             |
| ICCER_CLR  | 0    | w    | Communication error clear bit                                                                                         |
|            |      |      | Writing this bit with 1 <sub>B</sub> clears the sticky bit <b>SENS_STS.ICCER</b> .                                    |
|            |      |      | This bit is read back as 0 <sub>B</sub> .                                                                             |

5 Register map



#### 5.5 Measurement period configuration registers (MEAS RATE H)

Registers MEAS\_RATE\_H and MEAS\_RATE\_L define the measurement period used in continuous mode. The concatenation of MEAS\_RATE\_H (MSB) and MEAS\_RATE\_L (LSB) define the period. The concatenated value is coded as a two's complement signed short integer (1 bit = 1 s).

Values above  $0FF_{H}$  are treated as being equal to  $FF_{H}$  (4095 s). Values below  $0005_{H}$  are treated as being equal to  $0005_{H}$  (5 s). Writing a non-valid value to this field generates a communication error (bit SENS STS.ICCER set).

#### When writing to **MEAS\_RATE\_H** and **MEAS\_RATE\_L**, the new value is not immediately considered by the Note: device. It is internally latched at the next transition from idle to continuous mode.

| MEAS_RATE_H<br>Measurement | rasurement period configuration registers |   | R | Address:<br>Reset value: |    |    | 0x02 <sub>H</sub><br>0x00 <sub>H</sub> |
|----------------------------|-------------------------------------------|---|---|--------------------------|----|----|----------------------------------------|
| 7                          | 7 6 5                                     |   | 4 | 3                        | 2  | 1  | 0                                      |
|                            |                                           | D |   |                          | V  | AL |                                        |
|                            | r                                         | w |   |                          | r۱ | vh |                                        |

| Field | Bits | Туре | Description                                                                                                                                                                                             |  |  |
|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0     | 7:4  | rw   | Reserved                                                                                                                                                                                                |  |  |
|       |      |      | This bitfield shall be written with 0 <sub>H</sub> .                                                                                                                                                    |  |  |
| VAL   | 3:0  | rwh  | MSB of the measurement period in continuous mode                                                                                                                                                        |  |  |
|       |      |      | The concatenation of this value with bitfield <b>MEAS_RATE_L</b> defines the measurement period in continuous mode.                                                                                     |  |  |
|       |      |      | <b>Note</b> : Values above 0F <sub>H</sub> reserved. Writing a non-valid value to this field generates a communication error (bit <b>SENS_STS.ICCER</b> set) and sets the bitfield to 0F <sub>H</sub> . |  |  |

#### 5.6 Measurement period configuration registers (MEAS RATE L)

Registers MEAS RATE H and MEAS RATE L define the measurement period used in continuous mode. The concatenation of MEAS\_RATE\_H (MSB) and MEAS\_RATE\_L (LSB) define the period. The concatenated value is coded as a two's complement signed short integer (1 bit = 1 s).

Values above  $0FF_{H}$  are treated as being equal to  $FF_{H}$  (4095 s). Values below  $0005_{H}$  are treated as being equal to  $0005_{H}$  (5 s). Writing a non-valid value to this field generates a communication error (bit SENS\_STS.ICCER set).

#### When writing to **MEAS\_RATE\_H** and **MEAS\_RATE\_L**, the new value is not immediately considered by the Note: device. It is internally latched at the next transition from idle to continuous mode.

| MEAS_RATE_L<br>Measurement period configuration registers |   |   |              | Address: |   | 0x03 <sub>H</sub> |                   |  |
|-----------------------------------------------------------|---|---|--------------|----------|---|-------------------|-------------------|--|
|                                                           |   |   | Reset value: |          |   |                   | 0x3C <sub>H</sub> |  |
| 7                                                         | 6 | 5 | 4            | 3        | 2 | 1                 | 0                 |  |
|                                                           |   |   | V            | AL       |   |                   |                   |  |
|                                                           |   |   |              |          |   |                   |                   |  |

rwh

5 Register map



| Field | Bits | Туре | Descript | ion                                                                                                                                                                                                              |
|-------|------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | LSB of t | ne measurement period in continuous mode                                                                                                                                                                         |
|       |      |      |          | catenation of this value with bitfield <b>MEAS_RATE_H.VAL</b> he measurement period in continuous mode.                                                                                                          |
|       |      |      | Note:    | Values 00 <sub>H</sub> to 04 <sub>H</sub> are reserved. Writing a non-valid<br>value to this field generates a communication error (bit<br><b>SENS_STS.ICCER</b> set) and sets the bitfield to 05 <sub>H</sub> . |

# 5.7 Measurement mode configuration register (MEAS\_CFG)

This register defines the operation settings of the device.

| MEAS | MEAS_CFG                                |   |               |              | Address: | 0x04 <sub>H</sub> |                   |      |
|------|-----------------------------------------|---|---------------|--------------|----------|-------------------|-------------------|------|
| Meas | Measurement mode configuration register |   |               | Reset value: |          |                   | 0x24 <sub>H</sub> |      |
|      | 7                                       | 6 | 5             | 4            | 3        | 2                 | 1                 | 0    |
|      | Res                                     |   | PWM_OUTE<br>N | PWM_MODE     | BOC_     | _CFG              | OP_M              | IODE |
|      | rwh                                     |   | rwh           | rw           | rw       | /h                | rw                | h    |

| Field        | Bits | Туре | Description                                                                           |
|--------------|------|------|---------------------------------------------------------------------------------------|
| Res          | 7:6  | rwh  | Reserved                                                                              |
|              |      |      | This bitfield shall be written with 00 <sub>B</sub> .                                 |
| PWM_OUTEN    | 5    | rwh  | PWM output software enable bit                                                        |
|              |      |      | 0 <sub>B</sub> : <b>PWM</b> output is disabled by software.                           |
|              |      |      | 1 <sub>B</sub> : <b>PWM</b> output is enabled by software.                            |
|              |      |      | Notes:                                                                                |
|              |      |      | 1. The actual state of pin PWM depends on both<br>MEAS_CFG.PWM_OUTEN and pin PWM_DIS. |
|              |      |      | <b>2.</b> This bit is automatically set at a high to low transition at pin            |
|              |      |      | PWM_DIS.                                                                              |
| <br>PWM_MODE | 4    | rw   | PWM mode configuration                                                                |
|              |      |      | 0 <sub>B</sub> : PWM single-pulse mode.                                               |
|              |      |      | 1 <sub>B</sub> : PWM pulse-train mode.                                                |

### (table continues...)

5 Register map



#### (continued)

| Field   | Bits | Туре | Descriptio                          | on                                                                                                                                             |
|---------|------|------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| BOC_CFG | 3:2  | rwh  | Baseline o                          | offset compensation configuration                                                                                                              |
|         |      |      | 00 <sub>B</sub> : Auton             | natic baseline offset compensation (ABOC) disabled.                                                                                            |
|         |      |      | 01 <sub>B</sub> : ABOC<br>computati | enabled. The offset is periodically updated at each BOC on.                                                                                    |
|         |      |      | Note:                               | With firmware version 2.18 an extended ABOC<br>functionality has been introduced, including support for<br>single shot mode.                   |
|         |      |      | 10 <sub>B</sub> : Force             | d compensation.                                                                                                                                |
|         |      |      | Note:                               | After the forced compensation is done, device<br>automatically reconfigures itself into ABOC<br>( <b>MEAS_CFG.BOC_CFG</b> = 01 <sub>B</sub> ). |
|         |      |      | 11 <sub>B</sub> : Reserv            | ved.                                                                                                                                           |
| OP_MODE | 1:0  | rwh  | Sensor op                           | erating mode                                                                                                                                   |
|         |      |      | 00 <sub>B</sub> : Idle m            | node.                                                                                                                                          |
|         |      |      |                                     | e-shot mode enabled. Writing 01 <sub>B</sub> to this field triggers a<br>asurement sequence. This field is reset by firmware<br>ally.          |
|         |      |      | 10 <sub>B</sub> : Contir            | nuous mode enabled.                                                                                                                            |
|         |      |      | 11 <sub>B</sub> : Reserv            | ved (as 00 <sub>B</sub> ).                                                                                                                     |

## 5.8 CO<sub>2</sub> concentration result register (CO2PPM\_H)

Registers **C02PPM\_H** and **C02PPM\_L** are used to display the result of the last CO<sub>2</sub> concentration measurement. The concatenation of **C02PPM\_H** (MSB) and **C02PPM\_L** (LSB) define the CO<sub>2</sub> concentration value. The concatenated CO<sub>2</sub> concentration value is coded as a two's complement signed short integer (1 bit = 1 ppm). This field is updated at the end of each measurement sequence.

Reading register CO2PPM\_L clears bit MEAS\_STS.DRDY.

When reading the CO<sub>2</sub> concentration value, the user shall first read registers CO2PPM\_H and then CO2PPM\_L.

|       | O2PPM_H<br>O <sub>2</sub> concentrat | tion result regi | ster | Address:<br>Reset value: |    |   | 0x05 <sub>H</sub><br>0x00 <sub>H</sub> |  |
|-------|--------------------------------------|------------------|------|--------------------------|----|---|----------------------------------------|--|
| 7 6 5 |                                      | 5                | 4    | 3                        | 2  | 1 | 0                                      |  |
|       |                                      |                  |      | V                        | AL |   |                                        |  |
|       |                                      |                  |      | r                        | 'n |   |                                        |  |

 
 Field
 Bits
 Type
 Description

 VAL
 7:0
 rh
 MSB of the CO<sub>2</sub> concentration value The concatenation of this value with bitfield CO2PPM\_L.VAL gives the CO<sub>2</sub> concentration value.
 \_\_\_\_\_

5 Register map



## 5.9 CO<sub>2</sub> concentration result register (CO2PPM\_L)

Registers **C02PPM\_H** and **C02PPM\_L** are used to display the result of the last CO<sub>2</sub> concentration measurement. The concatenation of **C02PPM\_H** (MSB) and **C02PPM\_L** (LSB) define the CO<sub>2</sub> concentration value. The concatenated CO<sub>2</sub> concentration value is coded as a two's complement signed short integer (1 bit = 1 ppm). This field is updated at the end of each measurement sequence.

### Reading register CO2PPM\_L clears bit MEAS\_STS.DRDY.

When reading the CO<sub>2</sub> concentration value, the user shall first read registers **CO2PPM\_H** and then **CO2PPM\_L**.

|   | CO2PPM_L<br>CO <sub>2</sub> concentra | tion result regi | ster | Address:<br>Reset value: |     |   |   | 0x06 <sub>H</sub><br>0x00 <sub>H</sub> |
|---|---------------------------------------|------------------|------|--------------------------|-----|---|---|----------------------------------------|
| _ | 7                                     | 6                | 5    | 4                        | 3   | 2 | 1 | 0                                      |
|   |                                       |                  |      | VA                       | AL. |   |   |                                        |
|   |                                       |                  |      | r                        | h   |   |   |                                        |

| Field | Bits | Туре   | Description                                                                                             |
|-------|------|--------|---------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | 7:0 rh | LSB of the CO <sub>2</sub> concentration value                                                          |
|       |      |        | The concatenation of this value with bitfield <b>CO2PPM_H.VAL</b> gives the $CO_2$ concentration value. |
|       |      |        | Reading this bitfield clears bit <b>MEAS_STS.DRDY</b> .                                                 |

## 5.10 Measurement status register (MEAS\_STS)

This register displays the status information of the sensor. Write accesses to the read-only bits of this register are ignored.

| M  | 7 6 5                       |   |     |      | Address:     | 0x    |                   |           |
|----|-----------------------------|---|-----|------|--------------|-------|-------------------|-----------|
| Me | Measurement status register |   |     | F    | leset value: |       | 0x00 <sub>H</sub> |           |
|    | 7                           | 6 | 5   | 4    | 3            | 2     | 1                 | 0         |
|    | 0                           |   | Res | DRDY | INT_STS      | ALARM | INT_STS_CL<br>R   | ALARM_CLR |
|    | rw                          | I | rh  | rhs  | rhs          | rhs   | w                 | w         |

| Field | Bits | Туре | Description                                                                                           |
|-------|------|------|-------------------------------------------------------------------------------------------------------|
| 0     | 7:6  | rw   | Reserved                                                                                              |
|       |      |      | This bitfield is read as 00 <sub>B</sub> .                                                            |
| Res   | 5    | rh   | Reserved                                                                                              |
|       |      |      | This bit is reserved.                                                                                 |
| DRDY  | 4    | rhs  | Data ready bit (sticky bit)                                                                           |
|       |      |      | This bit indicates if new data are available in register <b>CO2PPM_H</b> and <b>CO2PPM_L</b> .        |
|       |      |      | 0 <sub>B</sub> : No new data are available.                                                           |
|       |      |      | 1 <sub>B</sub> : Unread data are available. This bit is set at the end of every measurement sequence. |
|       |      |      | This bit is cleared by reading <b>CO2PPM_L</b> .                                                      |

#### (table continues...)

\_\_\_\_\_

5 Register map



### (continued)

| Field       | Bits | Туре | Description                                                                                                                                                 |
|-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT_STS     | 3    | rhs  | INT pin status bit                                                                                                                                          |
|             |      |      | This bit indicates if pin <b>INT</b> has been latched to active state (in case of alarm or data ready).                                                     |
|             |      |      | 0 <sub>B</sub> : Pin <b>INT</b> has not been latched to active state.                                                                                       |
|             |      |      | 1 <sub>B</sub> : Pin <b>INT</b> has been latched to active state. This bit is set at the end of every measurement sequence in case of a latching condition. |
|             |      |      | This bit is cleared by setting bit <b>MEAS_STS.INT_STS_CLR</b> .                                                                                            |
| ALARM       | 2    | rhs  | Alarm notification (sticky bit)                                                                                                                             |
|             |      |      | This bit indicates if a threshold violation occurred.                                                                                                       |
|             |      |      | 0 <sub>B</sub> : No violation occurred.                                                                                                                     |
|             |      |      | 1 <sub>B</sub> : Violation occurred. This bit is set at the end of every measurement sequence in case of violation.                                         |
|             |      |      | This bit is cleared by setting bit <b>MEAS_STS.ALARM_CLR</b> .                                                                                              |
| INT_STS_CLR | 1    | w    | INT pin status clear bit                                                                                                                                    |
|             |      |      | Writing this bit with $1_B$ clears the sticky bit <b>MEAS_STS.INT_STS</b> and forces pin <b>INT</b> to inactive level.                                      |
|             |      |      | This bit is read back as 0 <sub>B</sub> .                                                                                                                   |
| ALARM_CLR   | 0    | w    | Alarm notification clear bit                                                                                                                                |
|             |      |      | Writing this bit with $1_B$ clears the sticky bit <b>MEAS_STS.ALARM</b> .                                                                                   |
|             |      |      | This bit is read back as 0 <sub>B</sub> .                                                                                                                   |

## 5.11 Interrupt pin configuration register (INT\_CFG)

This register defines the configuration of pin **INT**.

| INT_CFG                              |    |   |              | Address: |          | 0x08 <sub>H</sub> |                   |
|--------------------------------------|----|---|--------------|----------|----------|-------------------|-------------------|
| Interrupt pin configuration register |    |   | Reset value: |          |          |                   | 0x11 <sub>H</sub> |
| 7                                    | 6  | 5 | 4            | 3        | 2        | 1                 | 0                 |
|                                      | 0  |   | INT_TYP      |          | INT_FUNC |                   | ALARM_TYP         |
|                                      | rw |   | rw           |          | rw       |                   | rw                |

| Field   | Bits | Туре | Description                                                                 |
|---------|------|------|-----------------------------------------------------------------------------|
| 0       | 7:5  | rw   | Reserved                                                                    |
|         |      |      | This bitfield shall be written with 00 <sub>B</sub> .                       |
| INT_TYP | 4    | rw   | Pin INT electrical configuration                                            |
|         |      |      | 0 <sub>B</sub> : Pin <b>INT</b> is configured as push-pull and low active.  |
|         |      |      | 1 <sub>B</sub> : Pin <b>INT</b> is configured as push-pull and high active. |
|         |      |      | <b>Note</b> : Writing this bitfield forces pin <b>INT</b> to inactive state |

(table continues...)

5 Register map



#### (continued)

| Field     | Bits | Туре | Description                                                                                                                                                                                                                      |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT_FUNC  | 3:1  | rw   | Pin INT function configuration                                                                                                                                                                                                   |
|           |      |      | 000 <sub>B</sub> : Pin <b>INT</b> is inactive.                                                                                                                                                                                   |
|           |      |      | $001_{\rm B}$ : Pin <b>INT</b> is configured as alarm threshold violation notification pin.                                                                                                                                      |
|           |      |      | 010 <sub>B</sub> : Pin <b>INT</b> is configured as data ready notification pin.                                                                                                                                                  |
|           |      |      | 011 <sub>B</sub> : Pin <b>INT</b> is configured as sensor busy notification pin.                                                                                                                                                 |
|           |      |      | 100 <sub>B</sub> : Pin <b>INT</b> is configured as early measurement start notification pin (this function only is available in continuous mode with <b>MEAS_CFG.OP_MODE</b> = 10 <sub>B</sub> , otherwise the pin is inactive). |
|           |      |      | 101 <sub>B</sub> : Reserved                                                                                                                                                                                                      |
|           |      |      |                                                                                                                                                                                                                                  |
|           |      |      | 111 <sub>B</sub> : Reserved                                                                                                                                                                                                      |
| ALARM_TYP | 0    | rw   | Alarm type configuration bit                                                                                                                                                                                                     |
|           |      |      | This bitfield defines if an alarm is issued in case of lower or higher threshold violation.                                                                                                                                      |
|           |      |      | 0 <sub>B</sub> : Crossing down – the concatenated value of register <b>ALARM_TH_H</b> and <b>ALARM_TH_L</b> is defined as a lower threshold register.                                                                            |
|           |      |      | 1 <sub>B</sub> : Crossing up – the concatenated value of register <b>ALARM_TH_H</b> and <b>ALARM_TH_L</b> is defined as a higher threshold register.                                                                             |

## 5.12 Alarm threshold register (ALARM\_TH\_H)

Registers **ALARM\_TH\_H** and **ALARM\_TH\_L** define the value used as a threshold for the alarm violation. The concatenation of **ALARM\_TH\_H** (MSB) and **ALARM\_TH\_L** (LSB) define the threshold value that shall be considered by the device. The concatenated alarm threshold value is coded as a 2's complement signed short integer (1 bit = 1 ppm).

| ALARM_TH_H<br>Alarm threshold register |     |  |  | Address:<br>Reset value: |   |   | 0x09<br>0x00 |             |  |
|----------------------------------------|-----|--|--|--------------------------|---|---|--------------|-------------|--|
| 7                                      |     |  |  | 4                        | 3 | 2 | 1            | 0<br>0,000H |  |
|                                        | VAL |  |  |                          |   |   |              |             |  |
|                                        |     |  |  | n                        | v |   |              |             |  |

| Field | Bits | Туре | Description                                                                                      |
|-------|------|------|--------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rw   | MSB of the alarm threshold                                                                       |
|       |      |      | The concatenation of this value with bitfield <b>ALARM_TH_L.VAL</b> defines the threshold value. |

5 Register map



## 5.13 Alarm threshold register (ALARM\_TH\_L)

Registers **ALARM\_TH\_H** and **ALARM\_TH\_L** define the value used as a threshold for the alarm violation. The concatenation of **ALARM\_TH\_H** (MSB) and **ALARM\_TH\_L** (LSB) define the threshold value that shall be considered by the device. The concatenated alarm threshold value is coded as a 2's complement signed short integer (1 bit = 1 ppm).

| ALARM_TH_L<br>Alarm threshold register |  |  |   | Address:<br>Reset value: |  |     | 0x0A <sub>F</sub><br>0x00 <sub>F</sub> |  |  |
|----------------------------------------|--|--|---|--------------------------|--|-----|----------------------------------------|--|--|
| 7 6 5                                  |  |  | 4 | 3<br>VAL                 |  | 2 1 | 0                                      |  |  |
|                                        |  |  |   | rw                       |  |     |                                        |  |  |

| Field | Bits | Туре | Description                                                                                      |
|-------|------|------|--------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rw   | LSB of the alarm threshold                                                                       |
|       |      |      | The concatenation of this value with bitfield <b>ALARM_TH_H.VAL</b> defines the threshold value. |

## 5.14 Pressure compensation registers (PRES\_REF\_H)

Registers **PRES\_REF\_L** and **PRES\_REF\_H** are used to capture the atmospheric pressure to be compensated. The concatenation of **PRES\_REF\_H** (MSB) and **PRES\_REF\_L** (LSB) define the pressure value that shall be considered by the device. The concatenated pressure value is coded as an unsigned short integer (1 bit = 1 hPa). Since even small variations of the external pressure may lead to significant changes in the output provided by the sensor, it must be ensured that a coherent value is available for the sensor. For that purpose, **PRES\_REF\_H** and **PRES\_REF\_L** are associated with two internal shadow registers from which the device reads the pressure value to be used by the internal firmware. When writing to **PRES\_REF\_L**, the complete 16-bit pressure value is loaded into the shadow registers. When writing to **PRES\_REF\_H**, the shadow registers are not updated. Therefore, to update the pressure value, the user has to write first **PRES\_REF\_H** and then **PRES\_REF\_L**.

Pressure compensation is de facto deactivated if the default value is not updated.

For correct operation, the user shall ensure that pressure value programmed is within the specified pressure operating range of the device. The valid range of operation is 750 hPa to 1150 hPa.

Values below 750 hPa will be treated as 750 hPa (register automatically updated). Similarly, values above 1150 hPa will be treated at 1150 hPa (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

| PRES_REF_H                      |       |  | Address:     |    |   | 0x0B <sub>H</sub> |   |  |
|---------------------------------|-------|--|--------------|----|---|-------------------|---|--|
| Pressure compensation registers |       |  | Reset value: |    |   | 0x03 <sub>H</sub> |   |  |
| 7                               | 7 6 5 |  | 4            | 3  | 2 | 1                 | 0 |  |
|                                 | VAL   |  |              |    |   |                   |   |  |
|                                 |       |  | rv           | vh |   |                   |   |  |

| Field | Bits | Туре | Description                                                                                                 |
|-------|------|------|-------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | MSB of the pressure compensation value                                                                      |
|       |      |      | The concatenation of this value with bitfield <b>PRESS_REF_L.VAL</b> gives the pressure compensation value. |

Datasheet

5 Register map



## 5.15 Pressure compensation registers (PRES\_REF\_L)

Registers **PRES\_REF\_L** and **PRES\_REF\_H** are used to capture the atmospheric pressure to be compensated. The concatenation of **PRES\_REF\_H** (MSB) and **PRES\_REF\_L** (LSB) define the pressure value that shall be considered by the device. The concatenated pressure value is coded as an unsigned short integer (1 bit = 1 hPa). Since even small variations of the external pressure may lead to significant changes in the output provided by the sensor, it must be ensured that a coherent value is available for the sensor. For that purpose, **PRES\_REF\_H** and **PRES\_REF\_L** are associated with two internal shadow registers from which the device reads the pressure value to be used by the internal firmware. When writing to **PRES\_REF\_L**, the complete 16-bit pressure value is loaded into the shadow registers. When writing to **PRES\_REF\_H**, the shadow registers are not updated. Therefore, to update the pressure value, the user has to write first **PRES\_REF\_H** and then **PRES\_REF\_L**.

Pressure compensation is de facto deactivated if the default value is not updated.

For correct operation, the user shall ensure that pressure value programmed is within the specified pressure operating range of the device. The valid range of operation is 750 hPa to 1150 hPa.

Values below 750 hPa will be treated as 750 hPa (register automatically updated). Similarly, values above 1150 hPa will be treated at 1150 hPa (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

| PRES_REF_L                      |       |  | Address:     |    |    | 0x0C <sub>H</sub> |   |  |
|---------------------------------|-------|--|--------------|----|----|-------------------|---|--|
| Pressure compensation registers |       |  | Reset value: |    |    | 0xF7 <sub>H</sub> |   |  |
| _                               | 7 6 5 |  | 4            | 3  | 2  | 1                 | 0 |  |
|                                 | VAL   |  |              |    |    |                   |   |  |
|                                 |       |  |              | rv | vh |                   |   |  |

| Field       | Bits | Туре | Description                                                                                                 |
|-------------|------|------|-------------------------------------------------------------------------------------------------------------|
| VAL 7:0 rwh |      | rwh  | LSB of the pressure compensation value                                                                      |
|             |      |      | The concatenation of this value with bitfield <b>PRESS_REF_H.VAL</b> gives the pressure compensation value. |

## 5.16 Automatic baseline offset compensation reference (CALIB\_REF\_H)

Registers **CALIB\_REF\_H** and **CALIB\_REF\_L** define the reference value used for the ABOC and the force calibration. The concatenation of **CALIB\_REF\_H** (MSB) and **CALIB\_REF\_L** (LSB) define the reference value. The concatenated offset value is coded as a two's complement signed short integer (1 bit = 1 ppm).

Values must be comprised between 350 ppm and 1500 ppm. Values below 350 ppm will be treated as 350 ppm (register automatically updated). Similarly, values above 1500 ppm will be treated at 1500 ppm (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

| CALIB_REF_H             |                  |            |    | Address:    |   |   | 0x0D <sub>H</sub> |
|-------------------------|------------------|------------|----|-------------|---|---|-------------------|
| Automatic bas reference | eline offset cor | npensation | R  | eset value: |   |   | 0x01 <sub>H</sub> |
| 7                       | 6                | 5          | 4  | 3           | 2 | 1 | 0                 |
|                         |                  |            | V  | AL          |   |   |                   |
|                         |                  |            | rv | vh          |   |   |                   |

| Field | Bits | Туре | Description                                                                                                    |
|-------|------|------|----------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | MSB of the ABOC                                                                                                |
|       |      |      | The concatenation of this value with bitfield <b>CALIB_REF_L.VAL</b> gives the currently used reference value. |

5 Register map



## 5.17 Automatic baseline offset compensation reference (CALIB\_REF\_L)

Registers **CALIB\_REF\_H** and **CALIB\_REF\_L** define the reference value used for the ABOC and the force calibration. The concatenation of **CALIB\_REF\_H** (MSB) and **CALIB\_REF\_L** (LSB) define the reference value. The concatenated offset value is coded as a two's complement signed short integer (1 bit = 1 ppm).

Values must be comprised between 350 ppm and 1500 ppm. Values below 350 ppm will be treated as 350 ppm (register automatically updated). Similarly, values above 1500 ppm will be treated at 1500 ppm (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

| CALIB_REF_L                |                  |            |    | Address:    |   |   | 0x0E <sub>H</sub> |
|----------------------------|------------------|------------|----|-------------|---|---|-------------------|
| Automatic bas<br>reference | eline offset cor | npensation | R  | eset value: |   |   | 0x90 <sub>H</sub> |
| 7                          | 6                | 5          | 4  | 3           | 2 | 1 | 0                 |
|                            |                  |            | VA | AL          |   |   |                   |
|                            |                  |            | rw | <i>v</i> h  |   |   |                   |

| Field | Bits | Туре | Description                                                                                                    |
|-------|------|------|----------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | LSB of the ABOC                                                                                                |
|       |      |      | The concatenation of this value with bitfield <b>CALIB_REF_H.VAL</b> gives the currently used reference value. |

## 5.18 Scratch pad register (SCRATCH\_PAD)

This register provides a readable and writable address space for data integrity test during runtime. This register is not associated with a specific hardware functionality.

| SCRATCH_F   | PAD        |   |   | Address:    |   |   | 0x0F <sub>H</sub> |
|-------------|------------|---|---|-------------|---|---|-------------------|
| Scratch pac | l register |   | R | eset value: |   |   | 0x00 <sub>H</sub> |
| 7           | 6          | 5 | 4 | 3           | 2 | 1 | 0                 |
|             |            |   | V | AL          |   |   |                   |
|             |            |   | r | N           |   |   |                   |

| Field | Bits | Туре | Description                                    |
|-------|------|------|------------------------------------------------|
| VAL   | 7:0  | rw   | Read/Write value                               |
|       |      |      | This bit field is "don't care" for the device. |

# PASCO2V15

Datasheet

5 Register map



# 5.19 Soft reset register (SENS\_RST)

This register is used to trigger a soft reset.

In case an invalid command is received, bit **SENS\_STS.ICCER** is set.

| SE | NS_RST         |     |   |     | Address:    |   |   | 0x10 <sub>H</sub> |
|----|----------------|-----|---|-----|-------------|---|---|-------------------|
| So | ft reset regis | ter |   | R   | eset value: |   |   | 0x00 <sub>H</sub> |
|    | 7              | 6   | 5 | 4   | 3           | 2 | 1 | 0                 |
|    |                |     |   | SRI | ſRG         |   |   |                   |
|    |                |     |   | v   | v           |   |   |                   |

| Field | Bits | Туре | Description                                                                                                                         |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| SRTRG | 7:0  | w    | Soft reset trigger                                                                                                                  |
|       |      |      | Writing A3 <sub>H</sub> to this field triggers a soft reset event.                                                                  |
|       |      |      | Writing BC <sub>H</sub> to this field resets the ABOC context.                                                                      |
|       |      |      | Writing CD <sub>H</sub> to this field disables the advanced VDD compensation feature.                                               |
|       |      |      | Writing CF <sub>H</sub> to this field saves the force calibration offset immediately in the internal non-volatile memory.           |
|       |      |      | Writing DF <sub>H</sub> to this field disables the Stepwise Reactive IIR Filter.                                                    |
|       |      |      | Writing $FC_H$ to this field resets the forced compensation correction factor.                                                      |
|       |      |      | Writing FE <sub>H</sub> to this field enables the Stepwise Reactive IIR Filter (by default enabled).                                |
|       |      |      | Other values are reserved. Writing a non-valid value to this field generates a communication error (bit <b>SENS_STS.ICCER</b> set). |
|       |      |      | This bit is read back as 00 <sub>H</sub> .                                                                                          |

6 Assembly instruction

## 6 Assembly instruction

XENSIV<sup>™</sup> PAS CO2 module is classified as moisture-sensitivity level 3 (MSL 3). The maximum reflow temperature during board assembly must not exceed 245°C according to IPC/JEDEC J-STD-020E. As shown in the Figure 11, pad 1 to 14 need to be soldered. Pad 1 to 10 need to be assembled as per functionality (Table 1). Pad 11 and 13 need to be connected to the GND. Pad 12 and 14 are not internally connected but must be soldered to maintain mechanical stability. Pad 12 and 14 can be left open or connected to GND. Non-marked smaller pads should be kept open.



### Figure 11 XENSIV<sup>™</sup> PASCO2V15 pads need to be connected to an application board

### Notes:

- 1. One-time reflow is permitted and after assembly rework is not recommended
- 2. Vapor phase soldering may damage the sensor irreversibly

For the customer, the allocated floor time (out of bag) is 168 hours (at ≤30°C and 60% r.H.) according to IPC/JEDEC J-STD-020. If floor time exceeds, then the parts (out of moisture barrier bag) need to be baked according to the following table:

### Table 14Baking condition of the XENSIV™ PASCO2V15

| Package condition       | Bake temperature | Bake time | Condition |
|-------------------------|------------------|-----------|-----------|
| Sensors outside of tape | 125°C            | 24 hours  | r.H. < 5% |
| Sensors within the tape | 40°C             | 8 days    | r.H. < 5% |

7

7 Package dimensions and footprint



Package dimensions and footprint





Package outline (top, side, and bottom view of LG-MLGA-14-2)



8 Packing for shipment

## 8 Packing for shipment

The device will be shipped in tape and reel. Each tape and reel consist of 300 parts.





## PASCO2V15

Datasheet

Revision history



# **Revision history**

| Document<br>revision | Date       | Description of changes                                      |
|----------------------|------------|-------------------------------------------------------------|
| 1.0                  | 2024-02-20 | Initial release                                             |
| 1.1                  | 2024-03-06 | Halogen-free and RoHS symbol and storage time added/updated |
| 1.2                  | 2024-06-05 | Updated list of target applications                         |
| 1.3                  | 2024-11-27 | Added Sections 5 to 8                                       |
| _                    |            | Updated datasheet template                                  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-11-27 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

Document reference IFX-klv1724056744187

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.