



## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

## **Quality Requirement Category: Industrial**

### Features

- Single 4.5 V to 17 V application or Wide Input Voltage Range from 3.0 V to 17 V with external Vcc
- Output Voltage Range: 0.25 V to 5.12 V based on Output Feedback resistor divider network
- Enhanced Fast COT Engine Stable with Ceramic output Capacitors without External Compensation
- Optional Forced Continuous Conduction Mode and Diode Emulation for Enhanced Light Load Efficiency
- Pin programmable Output Voltage, Switching Frequency/mode selection with 16 unique selectable settings
- Programmable Switching Frequency from 400 kHz to 2 MHz in steps of 200 kHz, excluding 1600 kHz
- Monotonic Start-Up with Selectable Soft-Start Time through PMBus commands & Pre-Bias Start-Up
- Thermally Compensated Internal Over Current Protection with Eight Selectable Settings
- Enable input with Voltage Monitoring Capability & Power Good Output
- PMBus system interface for reporting of Temperature, Voltage, Current, & Power telemetry
- Multiple Time Programming (MTP) with up to 14 writes for the USER section
- Digitally programmable load-line without any external components
- Operating temp: -40 °C < Tj < 125 °C
- Small Size: 5 mm x 6 mm PQFN
- Lead-free, Halogen-free and RoHS2 Compliant with Exemption 7a

## Applications

- Server Applications
- Storage Applications
- Telecom & Datacom Applications
- Distributed Point of Load Power Architectures

## Description

The TDA38740A/25A is an easy-to-use, fully integrated and highly efficient dc-dc regulator. The onboard PWM controller and OptiMOS<sup>™</sup> FETs with integrated bootstrap diode make TDA38740A/25A a small footprint solution, providing high-efficiency power delivery. Furthermore, it uses a fast Constant On-Time (COT) control scheme, which simplifies the design efforts and achieves fast transient response.

TDA38740A/25A is a versatile regulator, operating with wide input and output voltage ranges, offering programmable switching frequency from 400 kHz to 2 MHz in steps of 200KHz excluding 1600KHz, and providing eight unique selectable current limits. It features a programmable dc loadline, which provides an additional tool to manage the transient response.

It also features important protection functions, such as pre-bias start-up, thermally compensated current limit, over voltage and under voltage protection, and thermal shutdown to give required system level security in the event of fault conditions. The device configuration can be easily defined using Infineon's XDP Designer GUI and is



stored in the on-chip memory. The controller requires the fewest possible external components and results in a simplified Bill of Materials (BOM).



## **Table of contents**

| 1      | Ordering Information                                                            | 5  |
|--------|---------------------------------------------------------------------------------|----|
| 2      | Functional Block Diagram                                                        | 7  |
| 3      | Typical Application Diagram                                                     | 8  |
| 4      | Pin Descriptions                                                                | 9  |
| 5      | Absolute Maximum Ratings                                                        | 11 |
| 6      | Thermal Characteristics                                                         | 13 |
| 7      | Electrical Specifications                                                       | 14 |
| 7.1    | Electrical Characteristics                                                      |    |
| 8      | Pin Strap Resistors Application Information                                     | 21 |
| 9      | Typical Efficiency and Power Loss Curves                                        |    |
| 9.1    | $PV_{in} = V_{in} = 12 V$ , Vout = 1.2V, $F_{sw} = 600 kHz$                     |    |
| 9.2    | $PV_{in} = V_{in} = 12 \text{ V}, \text{ F}_{sw} = 800 \text{ kHz}$             |    |
| 9.3    | $PV_{in} = V_{in} = 12 V$ , $F_{sw} = 1000 \text{ kHz}$                         |    |
| 10     | Thermal De-rating curves                                                        | 29 |
| 11     | RDS(on) of MOSFET Over Temperature                                              | 30 |
| 12     | Typical operating characteristics (-40 °C $\leq$ T <sub>j</sub> $\leq$ +125 °C) | 31 |
| 13     | General Description                                                             | 33 |
| 13.1   | PMBUS Operating Mode                                                            |    |
| 13.2   | Multiple Time Programming Memory (MTP)                                          | 33 |
| 13.3   | Voltage Sense                                                                   | 33 |
| 13.4   | I2C & PMBus Interface                                                           | 34 |
| 13.5   | Infineon XDP Designer GUI                                                       | 34 |
| 13.6   | Programming                                                                     | 35 |
| 13.7   | Real-time Monitoring                                                            | 35 |
| 14     | Theory of Operation                                                             | 36 |
| 14.1   | Start up Configuration                                                          | 36 |
| 14.1.1 | Power On Reset and Configuration                                                | 37 |
| 14.1.2 | TON_DELAY and TON_RISE (Soft-start)                                             | 37 |
| 14.1.3 | Active Regulation                                                               | 37 |
| 14.1.4 | Shutdown                                                                        | 37 |
| 14.2   | Start up Sequence                                                               |    |
| 14.3   | Pre-bias start-up                                                               |    |
| 14.4   | Internal Low-Droput (LDO) Regulator                                             |    |
| 14.5   | Fast Constant ON-Time Control                                                   |    |
| 14.6   | EN (Enable) Pin                                                                 |    |
| 14.7   | Switching Frequency and FCCM/DEM Operation                                      |    |
| 14.8   | Soft Start                                                                      |    |
| 14.9   | Load-line                                                                       |    |
| 14.10  | Output Voltage Differential Sensing                                             |    |
| 14.11  | Output Current Sensing                                                          |    |
| 15     | Faults and Protections                                                          |    |
| 15.1   | Over Current Protection (OCP)                                                   |    |
| 15.2   | Output Under Voltage Protection (UVP)                                           |    |
| 15.3   | Over Voltage Protection (OVP)                                                   |    |
| 15.4   | Over Temperature Protection (OTP)                                               |    |
| 15.5   | Boot Under Voltage Lockout (UVLO)                                               | 47 |



| 19.2<br>19.3      | Dimensions<br>Tape and Reel Information                                     |    |
|-------------------|-----------------------------------------------------------------------------|----|
| <b>19</b><br>19.1 | Package<br>Marking Information                                              |    |
| 19.5              | C                                                                           |    |
| 18.2<br>18.3      | Solder Resist<br>Stencil Design                                             |    |
| 18.1              | PCB Metal and Component Placement                                           |    |
| 18                | Layout Recommendations                                                      |    |
| 17.8              | Design Recommendations                                                      |    |
| 17.7              | VIN and Vcc/LDO bypass Capacitor                                            |    |
| 17.6              | Bootstrap Capacitor                                                         |    |
| 17.5              | Output Capacitor Selection                                                  |    |
| 17.4              | Inductor Selection                                                          |    |
| 17.3              | Selecting Input Capacitors                                                  | 57 |
| 17.2              | Programming the Switching Frequency and Operation Mode                      | 57 |
| 17.1              | Enabling the TDA38740A/25A                                                  | 57 |
| 17                | Design example                                                              |    |
| 16.5              | 16-BIT Linear Data Format                                                   |    |
| 16.4              | 11-BIT Linear Data Format                                                   |    |
| 16.3              | SMBUS/PMBUS PROTOCOLS                                                       |    |
| 16.2              | Real-Time Telemetry                                                         |    |
| <b>16</b><br>16.1 | Faults Communication<br>PMBUS Slave Addressing                              |    |
|                   | <b>o</b>                                                                    |    |
| 15.6<br>15.7      | Minimum On - Time and Minimum Off - Time<br>High-Side Short (HSS) Detection |    |



**Ordering Information** 1

| Table 1              | Ordering Info      | ormation                             |      |                       |                                                                                                  |
|----------------------|--------------------|--------------------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------|
| Sales Part<br>Number | Package<br>Type    | <b>Standard Pack</b><br>Form and Qty |      | Orderable Part Number | Part type                                                                                        |
|                      | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38740A0000AUMA1    | 40A Generic Part–PMBus controlled configuration                                                  |
| TDA38740A-<br>aabb   | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38740A0020AUMA1    | 40A Generic Part – Pin strap<br>controlled configuration with<br>VOUT_SCALE_LOOP set to 1:1      |
|                      | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38740A0030AUMA1    | 40A Generic Part – Pin strap<br>controlled configuration with<br>VOUT_SCALE_LOOP set to 1:2      |
|                      | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38740AaabbAUMA1    | 40A Custom part                                                                                  |
| TDA38725A-           | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38725A0000AUMA1    | 25A Generic Part-PMBus controlled configuration                                                  |
| aabb                 | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38725A0020AUMA1    | 25A Generic Part – Pin strap<br>controlled configuration with<br>VOUT_SCALE_LOOP set to 1:1      |
|                      | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38725A0030AUMA1    | 25A Generic Part – Pin strap<br>controlled configuration with with<br>VOUT_SCALE_LOOP set to 1:2 |
|                      | QFN 5 mm x<br>6 mm | Tape<br>and Reel                     | 5000 | TDA38725AaabbAUMA1    | 25A Custom part                                                                                  |





### Ordering Information



Figure 1 Package Top View



**Functional Block Diagram** 

### **Functional Block Diagram** 2



Figure 2 **Block Diagram** 

40A/25A Single-voltage Synchronous Buck Regulator with PMBus

Typical Application Diagram

3



Typical Application Diagram



Figure 3 TDA38740A/25A application circuit for Vout< 2.5 V



Figure 4 TDA38740A/25A application circuit for Vout> 2.5 V



**Pin Descriptions** 

## 4 Pin Descriptions

Note: A- Analog; D- Digital; [I]- INPUT; [O]- OUTPUT; [B]- BI-DIRECTIONAL; [P]- POWER

| Pin#                              | Pin Name     | Pin Type | Pin Description                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                 | ILIM         | A[I]     | Connect a resistor to ground to set Over Current Protection (OCP) limit. Eight user selectable OCP limits are available.                                                                                                                                                                                                                                   |
| 2                                 | PGood        | D[O]     | Power Good status output pin is open drain. Connect a pull up resistor from this pin to an external bias voltage.                                                                                                                                                                                                                                          |
| 3                                 | VIN          | A[I]     | Input voltage for an Internal LDO. A 4.7 uF capacitor should b<br>connected between this pin and PGND. If an external supply i<br>connected to the Vcc/LDO pin, this pin should be shorted to th<br>Vcc/LDO pin and a 2.2 uF ceramic capacitor can be shared wit<br>Vin and Vcc/LDO.                                                                       |
| 4                                 | Vcc/LDO      | A[P]     | Input bias for an external Vcc voltage /Output of the internal LDO. A 2.2 uF ceramic capacitor is recommended to us between Vcc/LDO, VDRV and the Power ground (PGND). An optional decoupling capacitor can be placed between Vcc/LDO and AGND. Connect to external supply when internal LDO no being used.                                                |
| 5                                 | VDRV         | A[P]     | VDRV should be shorted to the Vcc/LDO pin on the PCB. A 2.2 u ceramic capacitor is recommended to use between VDRV Vcc/LDO and the Power ground (PGND). Connect to external supply when internal LDO not being used.                                                                                                                                       |
| 6, 37                             | GATEL        | A [O]    | Gate of Low-side FET. The signal on this pin should be used for<br>test purposes only and should not have external component<br>connected to it.                                                                                                                                                                                                           |
| 7, 8, 9, 10, 19                   | PGND         | -        | Power Ground. Should be connected to the system's power<br>ground plane. PGND and AGND are internally connected via the<br>lead frame.                                                                                                                                                                                                                     |
| 11, 12, 13, 14,<br>15, 16, 17, 18 | SW           | A [O]    | Switch Node. Connect these pins to an output inductor.                                                                                                                                                                                                                                                                                                     |
| 20, 21, 22, 23,<br>24             | PVin         | A [P]    | Input supply for the power stage.                                                                                                                                                                                                                                                                                                                          |
| 25                                | Phase        | A [O]    | Source of High-side FET. Connect a bootstrap capacito<br>between this pin and the Boot pin. A high temperature (X7R) 0.<br>uF or greater value ceramic capacitor is recommended.                                                                                                                                                                           |
| 26                                | Boot         | A [I]    | Supply voltage for the high side driver. Connect this pin to th<br>Phase pin of the regulator through a bootstrap capacitor.                                                                                                                                                                                                                               |
| 27                                | EN           | A [I]    | Enable pin to turn the IC on and off.                                                                                                                                                                                                                                                                                                                      |
| 28                                | VBT          | A[I]     | A resistor from this pin to ground defines the default boo<br>voltage that the part will boot up in.                                                                                                                                                                                                                                                       |
| 29                                | SM_ADDR/PROG | D[I]     | PMBus Slave Address and PROG pin. A resistor to ground on thi<br>pin points to one of the sixteen unique PMBus slave device<br>which needs to be addressed on the board. The same address<br>also defines the specific configuration from a multi imag<br>configuration file (supports 13 images max) that will be loaded<br>from the OTP during power-up. |



**Pin Descriptions** 

| Pin# | Pin Name  | Pin Type | Pin Description                                                                                                                                               |
|------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30   | VOSENP    | A [I]    | Output voltage feedback pin. Connect this pin to the output of the regulator to regulate the output voltage.                                                  |
| 31   | VOSENM    | A [I]    | The pin provides the return path for the remote voltage sensing.<br>It is used as a reference for the Analog Front End (AFE)                                  |
| 32   | AGND      | -        | Signal ground for the internal circuitry. AGND should be connected to PGND on the PCB.                                                                        |
| 33   | SM_DATA   | D [B]    | Serial data line I/O. PMBus bi-directional serial data line.                                                                                                  |
| 34   | SM_CLK    | D [I]    | Serial Clock Line Input. PMBus serial clock input. The interface is rated to max of 1 MHz                                                                     |
| 35   | SM_ALERT# | D [O]    | SMB Active low alert line                                                                                                                                     |
| 36   | MODE/TON  | D [I]    | Multi-function pin. This pin can be used to select one of eight switching frequencies, and FCCM or DEM mode by connecting a resistor from this pin to ground. |



**Absolute Maximum Ratings** 

### **Absolute Maximum Ratings** 5

Stresses higher than those mentioned in Table 3 below may result in permanent damage to the device. These are the absolute stress ratings only and the operation of the device is not recommended or implied at these or any other condition's in excess of those given in the recommended operating ratings in Table 5. Exposure of values over and above the recommended ratings for extended periods may adversely affect the operation and reliability of the device.

| Table 3 Absolute N                          | laximum Rati                             | ligs                           |     |                             |      |                             |  |
|---------------------------------------------|------------------------------------------|--------------------------------|-----|-----------------------------|------|-----------------------------|--|
| Description                                 | C. mahad                                 | Values                         |     |                             |      |                             |  |
| Description                                 | Symbol                                   | Min                            | Тур | Max                         | Unit | Note/ Test Conditions       |  |
| Power Input voltage                         | V <sub>PVIN</sub>                        | -0.3                           | -   | 25                          | V    | Note 1, PVIN Pin            |  |
| LDO Input voltage                           | V <sub>IN</sub>                          | -0.3                           | -   | 25                          | V    | Note 1, VIN Pin             |  |
| Enable voltage                              | V <sub>EN</sub>                          | -0.3                           | -   | 25                          | V    | EN Pin                      |  |
| PVIN-PHASE voltage                          | V <sub>PVin</sub> -V <sub>PHASE</sub>    | -5 V for 5 ns, -<br>0.3 V dc   | -   | 34 V for 1 ns,<br>25 V dc   | V    | PVIN-PHASE pin              |  |
| PVin-Switch Node<br>voltage                 | $V_{PVin}$ - $V_{SW}$                    | -5 V for 5 ns, -<br>0.3 V dc   | -   | 34 V for 1 ns,<br>25 V dc   | V    | VIN-PHASE pin               |  |
| PVIN-Switch Node<br>voltage                 | $V_{PVIN}$ - $V_{SW}$                    | -5 V for 5 ns, -<br>0.3 V dc   | -   | 34 V for 1 ns,<br>25 V dc   | V    | PVIN- SW Pin                |  |
| Internal Driver voltage                     | V <sub>DRV</sub>                         | -0.3                           | -   | 6                           | V    | Note 1, VCC/VDRV Pin        |  |
| Gate Low Pin voltage                        | $V_{\text{gatel}}$                       | -0.3                           | -   | 6                           | V    | GateL Pin                   |  |
|                                             | V <sub>BOOT</sub>                        | -0.3 V for 5 ns, -<br>0.3 V dc | -   | 29 V dc                     | V    | BOOT Pin                    |  |
| BOOT voltage                                | V <sub>BOOT</sub> - V <sub>PHASE</sub>   | -0.3                           | -   | 7 V for 5 ns,<br>6 V dc     | V    | BOOT – PHASE Pin            |  |
| Switch Node voltage                         | $V_{\text{SW}}$                          | -7 V for 5 ns, -<br>0.3 V dc   | -   | 34 V for 1 ns,<br>25 V dc   | V    | Switch Node Pin             |  |
| Phase Node voltage                          | V <sub>PHASE</sub>                       | -7 V for 5 ns, -<br>0.3 V dc   | -   | 34 V for 1 ns,<br>25 V dc   | V    | Phase Pin                   |  |
| Address/PROG voltage                        | $V_{\text{SM}\_\text{ADDR}/\text{PROG}}$ | -0.3                           | -   | 3.6                         | V    | Note 1,<br>SM_ADDR/PROG Pin |  |
| Output Positive Sense<br>voltage            | V <sub>VOSENP</sub>                      | -1.5 V for 5 ns, -<br>0.3 V dc | -   | 3.6                         | V    | Note 1, VOSENP Pin          |  |
| Output Negative Sense<br>voltage w.r.t AGND | V <sub>vosenm</sub>                      | -0.3                           | -   | 0.3                         | V    | Note 1, VOSENM Pin          |  |
| Voltage Regulator Power<br>Good             | V <sub>pgood</sub>                       | -0.3                           | -   | 3.6                         | V    | Note 1, PGOOD Pin           |  |
| ILIM Voltage                                | VILIM                                    | -0.3                           | -   | 3.6                         | V    | Note 1, ILIM Pin            |  |
| MODE/TON voltage                            | V <sub>MODE/TON</sub>                    | -0.3                           | -   | 3.6                         | V    | Note 1, MODE/TON<br>Pin     |  |
| VBT voltage                                 | V <sub>VBT</sub>                         | -0.3                           | -   | 3.6                         | V    | Note 1, VBT voltage<br>pin  |  |
| Power GND w.r.t Analog<br>GND voltage       | V <sub>PGND</sub> - V <sub>AGND</sub>    | -1.5 V for 5 ns, -<br>0.3 V dc | -   | 1.5 V for 5 ns,<br>0.3 V dc | V    | PGND – AGND Pin             |  |
| SM CLK voltage                              | V <sub>SM_CLK</sub>                      | -0.3                           | -   | 3.6                         | V    | SM_CLK Pin                  |  |

### **Absolute Maximum Ratings** Table 3

**Final Datasheet** 



### **Absolute Maximum Ratings**

| Description         | Symbol                       | Values |     |     |      | Noto / Toot Conditions |  |
|---------------------|------------------------------|--------|-----|-----|------|------------------------|--|
| Description         | Symbol                       | Min    | Тур | Мах | Unit | Note/ Test Conditions  |  |
| SM Data voltage     | $V_{\text{SM}_{\text{DAT}}}$ | -0.3   | -   | 3.6 | V    | SM_DAT Pin             |  |
| SM Alert voltage    | $V_{SM\_ALERT#}$             | -0.3   | -   | 3.6 | V    | SM_ALERT# Pin          |  |
| Juntion Temperature | T <sub>Jmax</sub>            | -40    | -   | 150 | °C   | -                      |  |
| Storage Temperature | T <sub>STORAGE</sub>         | -55    | -   | 150 | °C   | -                      |  |

Note:

- 1. PGND and AGND pins are connected together.
- Attention: Stresses beyond these listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.



## 6 Thermal Characteristics

### Table 4 Thermal Characteristics

| Description                            |                          | Values   | Test Conditions |
|----------------------------------------|--------------------------|----------|-----------------|
| Junction to Ambient Thermal Resistance | $\theta_{JA}$            | 19 °C/W  | Note 2          |
| Junction to PCB Thermal Resistance     | $\theta_{\text{JC-PCB}}$ | 1.1 °C/W | Note 3          |
| Junction to Case Top Termal Resistance | θ <sub>JC</sub>          | 24 °C/W  |                 |

Note:

- 2. Thermal resistance is measured with components mounted on a standard EVAL\_TDA38740\_1.2Vout demo board in free air
- 3. Thermal resistance is based on the board temperature near pin 22



## 7 Electrical Specifications

### Table 5 Recommended Operating Conditions for Reliable Operation

| Description                                   | Min  | Мах  | Unit | Note                      |
|-----------------------------------------------|------|------|------|---------------------------|
| PVin Voltage Range with External Vcc          | 3    | 17   | V    | Note 4, Note 5            |
| PVin Voltage Range with Internal LDO          | 4.5  | 17   | V    | Note 5 , Note 6 & Note 10 |
| Vcc Supply Voltage Range                      | 4.5  | 5.5  | V    | Note 4 , Note 7           |
| Output Voltage Range                          | 0.25 | 5.12 | V    | Note 8                    |
| Continuous Output Current Range for TDA38740A |      | 40   | A    | Note 9                    |
| Continuous Output Current Range for TDA38725A |      | 25   | A    | Note 9                    |
| Switching Frequency (excluding 1600 kHz)      | 400  | 2000 | kHz  | Note 10                   |
| Operating Junction Temperature                | -40  | 125  | °C   |                           |

Note:

- 4. VCC/VDRV pin is connected to an external bias voltage when Pvin is less than 4.5 V
- 5. A common practice is to have 20% margin on the maximum SW node voltage in the design. For applications requiring PVin equal to or above 14 V, a small resistor in series with the Boot pin should be used to ensure the maximum SW node spike voltage does not exceed absolute maximum specs. Alternatively, a snubber can be used at SW node to reduce the SW node spike.
- 6. *PV*<sub>in</sub> with internal LDO is used. For single-rail applications with the internal LDO and PV<sub>in</sub> = 4.5 V-5.4 V, the internal LDO may enter dropout mode. AOCP limits can be reduced due to the lower VCC voltage.
- 7. The TDA38740A/25A is designed to function with VCC down to 4.5 V. However, electrical specifications such as AOCP limits may be degraded.
- 8. The maximum output voltage is limited by the minimum off-time. For output voltages above 2.56 V an external feedback resistor divider is needed.
- 9. Refer to Section 15.1 for maximum output current rating at different ambient temperature and OCP threshold tolerance
- 10. The maximum LDO output current must be limited within 50 mA for operations requiring the full operating temperature range of -40 °C  $\leq T_{J} \leq 125$  °C. Thermal De-rating may be needed at an elevated ambient temperature to ensure the junction temperature remains within the recommended operating range.

## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



**Electrical Specifications** 

### 7.1 Electrical Characteristics

Unless otherwise specified, these specifications apply over, 4.5 V  $\leq$  Vin = PVin  $\leq$  17 V, in 0 °C < T<sub>J</sub> < 125 °C. Typical values are specified at Ta = 25 °C.

| Table 6 Electrica                                 | l Characteristics         |                                                                                 |     |         |     |      |
|---------------------------------------------------|---------------------------|---------------------------------------------------------------------------------|-----|---------|-----|------|
| Parameter                                         | Symbol                    | Conditions                                                                      | Min | Тур     | Мах | Unit |
| Power Stage                                       |                           |                                                                                 |     |         |     |      |
| Top Switch                                        | R <sub>ds(on)_Top</sub>   | VBoot – Vsw= 5.0 V, Io =<br>35 A, Tj =25 °C                                     | -   | 2.9     | -   |      |
| Bottom Switch                                     | $R_{ds(on)_{Bot}}$        | Vcc = 5.0, Io= 35 A, Tj<br>=25 °C                                               | -   | 1.00    | -   | mΩ   |
| Bootstrap Diode<br>Forward Voltage                |                           | I(Boot) = 25 mA                                                                 | -   | 780     | 950 | mV   |
|                                                   |                           | SW = 0 V, EN = 0 V                                                              | -   | -       | 175 |      |
| SW Leakage Current                                | I <sub>sw</sub>           | SW = 0 V, EN = high,<br>No Switching                                            | -   | -       | 175 | μA   |
| Decidentia                                        | -                         | SW Node rising edge,<br>40 A , Internal LDO,<br>T <sub>j</sub> =25 °C, Note 11  | -   | 10      | -   |      |
| Dead Band Time                                    | T <sub>db</sub>           | SW Node falling edge,<br>40 A , Internal LDO,<br>T <sub>j</sub> =25 °C, Note 11 | -   | 10      | -   | ns   |
| Supply Voltage                                    | PVin, Vin and Ex          | ternal VCC                                                                      |     |         |     |      |
| PVin range (using<br>external VCC = 5V)           |                           |                                                                                 | -   | 3-17    | -   | V    |
| Vin Range (using                                  |                           | Fsw = 600 kHz                                                                   | -   | 4.5 -17 | -   | V    |
| internal LDO)                                     |                           | Fsw = 2000 kHz                                                                  | -   | 4.5 –17 | -   | V    |
| External VCC                                      |                           |                                                                                 | 4.5 | 5       | 5.5 | V    |
| Supply Current                                    | lin                       |                                                                                 |     |         |     |      |
| PVin Supply Current<br>(standby)(External<br>Vcc) | l <sub>in (Standby)</sub> | EN = Low, No Switching,<br>Note 14                                              | -   | 2       | -   |      |
| PVin Supply Current<br>(dynamic)(External<br>Vcc) | l <sub>in (Dyn)</sub>     | EN = High, Fs = 800kHz,<br>Vin=PVin=12 V,<br>Vout =1.1 V, Note 14               | -   | 15      | -   |      |
| PVin Supply Current<br>(standby)(Internal<br>Vcc) | l <sub>in (Standby)</sub> | EN = Low, No Switching,<br>Note 14                                              | -   | 12      | -   | mA   |
| PVin Supply Current<br>(dynamic)(Internal<br>Vcc) | l <sub>in (Dyn)</sub>     | EN = High, Fs = 800kHz,<br>Vin=PVin=12 V,<br>Vout =1.1 V, Note 14               | -   | 48      | -   |      |
| Remote Voltage<br>Sense Inputs                    | VOSENP, VOS               | ENM                                                                             |     |         |     |      |
|                                                   |                           | VOSENP = 3.6 V                                                                  | _   | -       | 230 | μA   |
| VOSENP Input Current                              |                           | VOSENP = -0.3 V                                                                 | -85 | -       | -   | μA   |
|                                                   |                           |                                                                                 |     |         |     |      |

### Table 6 Electrical Characteristics

VOSENM = 0.3 V

μΑ

\_

-155

-

### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



| Parameter                           | Symbol            | Conditions                                                          | Min  | Тур  | Мах  | Unit |
|-------------------------------------|-------------------|---------------------------------------------------------------------|------|------|------|------|
| VOSENM Input                        | Symbol            |                                                                     |      | אני  | Μαλ  |      |
| Current                             |                   | VOSENM = -0.3 V                                                     | -200 | -    | -    | μΑ   |
| Differential Input<br>Voltage Range |                   |                                                                     | -    | -    | 2.56 | V    |
| VOSENM Input CM<br>Voltage          |                   |                                                                     | -    | ±300 | -    | mV   |
| MODE/TON                            |                   |                                                                     |      |      |      |      |
| Output Current                      |                   |                                                                     | -    | 104  | -    | μA   |
| VBT/ILIM/SM_ADD<br>R                |                   |                                                                     |      |      |      |      |
| Output Current                      |                   |                                                                     | -    | 15   | -    | μA   |
| Open-Drain<br>Outputs-20mA<br>Drive | SM_CLK, SM_DA     | T, SM_ALERT#                                                        |      |      |      |      |
| Output Low Voltage                  |                   | l = 20 mA                                                           | -    | -    | 0.4  | V    |
| On Resistance                       |                   | l = 20 mA                                                           | -    | 7    | -    | Ω    |
| Tri-State Leakage                   |                   | 0 – 3.6 V                                                           | -5   | -    | 5    | μA   |
| On-Time Timer                       |                   |                                                                     |      |      |      |      |
| Frequency Range<br>(programmable)   |                   | Excluding 1600 kHz<br>and in steps of 200 kHz                       | 400  |      | 2000 | KHz  |
| Minimum On-Time                     |                   | Tj=25°C, PVin=12 V,<br>Vo=0 V, Note 11                              | -    | 25   | -    | ns   |
| Minimum Off-Time                    | Toff(Min)         | Tj=25°C, VFB=0 V,<br>Note 11                                        | -    | 150  | -    | ns   |
| System Set Point<br>Accuracy        |                   |                                                                     |      |      |      |      |
| 0.25 V ≤ Vout ≤ 0.445 V             |                   | -40 °C ≤ Tյ≤ 125°C                                                  | -    | ±10  | -    | mV   |
| 0.45 V ≤ Vout ≤ 0.995 V             |                   | $Typ = 3\sigma$ , Note 11 & 12                                      | -    | ±8   | -    | mV   |
| 1.0 V ≤ Vout ≤ 2.52 V               |                   | 1 yp = 30, Note 11 & 12                                             | -    | ±1   | -    | %    |
| VCC LDO Output                      | Vcc               |                                                                     |      |      |      |      |
| Vcc Output Voltage                  | Vcc               | 5.5 V ≤ PVin ≤ 17 V,<br>when lcc =50 mA,<br>Cload = 2.2 uF, Tj=25°C | 4.7  | 5.0  | 5.3  | V    |
| VCC Dropout                         | Vcc_drop          | PVin = 4.5 V, Icc=50 mA,<br>Cload=2.2uF, Tj=25°C                    | -    | 650  | -    | mV   |
| Under Voltage<br>Lockout            |                   |                                                                     |      |      |      |      |
| Vcc_Good Start<br>Threshold         | VCC_UVLO_Start    | Vcc Rising Trip Level                                               | 3.8  | 4.0  | 4.2  | v    |
| Vcc_Good Stop<br>Threshold          | VCC_UVLO_Stop     | Vcc Falling Trip Level                                              | 3.6  | 3.8  | 4.0  | v    |
| Enable-Start-<br>Threshold          | Enable_UVLO_Start | Ramping up                                                          | 0.61 | 0.65 | 0.69 | v    |
| Enable-Stop-<br>Threshold           | Enable_UVLO_Stop  | Ramping down                                                        | 0.51 | 0.55 | 0.59 | v    |

### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



| Parameter                              | Symbol            | Conditions                               | Min | Тур      | Max | Unit |
|----------------------------------------|-------------------|------------------------------------------|-----|----------|-----|------|
| Boot Rising Threshold                  | BOOT_UVLO_Rising  | Boot-Phase Ramping<br>up, Note 11        | 3.7 | 3.85     | 4.0 | - v  |
| Boot Falling<br>Threshold              | BOOT_UVLO_Falling | Boot-Phase Ramping<br>down, Note 11      | 3.5 | 3.65     | 3.8 | v    |
| Over Current Limit                     |                   | ·                                        |     |          |     |      |
|                                        |                   |                                          | -   | 10       | -   |      |
|                                        |                   |                                          | -   | 15       | -   |      |
| TDA38740A Current                      |                   | _                                        | -   | 20       | -   | _    |
| Limit Threshold                        | l <sub>oc</sub>   | Tj = 25 °C, Vcc =5.0 V,                  | -   | 25       | -   | A    |
| (Valley Current)                       |                   | -                                        | -   | 30<br>40 | -   | -    |
|                                        |                   | -                                        | _   | 50       | _   |      |
|                                        |                   | -                                        | -   | 60       | -   |      |
|                                        |                   |                                          | -   | 10       | -   |      |
|                                        |                   |                                          | -   | 15       | -   |      |
| TDA38725A Current                      |                   | [                                        | -   | 20       | -   |      |
| Limit Threshold                        | I <sub>oc</sub>   | Tj = 25 °C, Vcc =5.0 V                   | -   | 25       | -   | A    |
| (Valley Current)                       |                   | -                                        | -   | 25       | -   |      |
|                                        |                   | -                                        | -   | 25<br>25 | -   |      |
|                                        |                   |                                          | -   | 25       | -   |      |
| Current Limit<br>Threshold Accuracy    |                   | See Note 11                              |     | ±20      |     | %    |
| Over Voltage<br>Protection             |                   |                                          |     |          |     |      |
|                                        |                   | In VOUT_SCALE_LOOP<br>1:1 mode,          | -   | 0.8      | -   | <br> |
|                                        |                   |                                          | -   | 1.0      | -   |      |
|                                        |                   |                                          | -   | 1.2      | -   |      |
|                                        |                   |                                          | -   | 1.35     | _   |      |
|                                        |                   |                                          | -   | 1.5      | _   |      |
|                                        |                   | 8 Discrete Options                       |     |          |     | -    |
|                                        |                   |                                          | -   | 1.8      | -   | -    |
| Fixed OVP Threshold                    |                   |                                          | -   | 2.2      | -   | _    |
| (Programmable)                         | OVP_Vth           |                                          | -   | 2.85     | -   |      |
|                                        |                   |                                          | -   | 1.6      | -   |      |
|                                        |                   | [                                        | -   | 2.0      | -   |      |
|                                        |                   |                                          | -   | 2.4      | -   | 1    |
|                                        |                   | In VOUT_SCALE_LOOP _<br>1:2 mode,        | -   | 2.7      | _   | 1    |
|                                        |                   | 8 Discrete Options.                      | -   | 3.0      |     | V    |
|                                        |                   | Note 11 & 13                             |     |          | -   | 4    |
|                                        |                   |                                          | -   | 3.6      | -   | 4    |
|                                        |                   |                                          | -   | 4.4      | -   | _    |
|                                        |                   |                                          | -   | 5.7      | -   |      |
| Output Fixed OVP<br>Threshold Accuracy |                   | See note 11                              |     | ±5       |     | %    |
|                                        |                   | Relative to Vout in steps<br>of 50 mV in | 50  | -        | 400 | mV   |

## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



| Parameter                                   | Symbol            | Conditions                                                                                                            | Min | Тур  | Max | Unit |
|---------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Delative OVD                                |                   | VOUT_SCALE_LOOP 1:1<br>mode, Note 14                                                                                  |     |      |     |      |
| Relative OVP<br>Threshold<br>(programmable) |                   | Relative to Vout in steps<br>of 50 mV in<br>VOUT_SCALE_LOOP 1:2<br>mode, Note 13 and 14                               | 100 | -    | 800 | mV   |
| Output Relative OVP                         |                   | VOUT_SCALE_LOOP 1:1<br>mode, Note 14                                                                                  | -   | ±50  | -   | mV   |
| Threshold Accuracy                          |                   | VOUT_SCALE_LOOP 1:2<br>mode, Note 13 & 14                                                                             | -   | ±100 | -   | mV   |
| Under Voltage<br>Protection                 |                   |                                                                                                                       |     |      |     |      |
| UVP Trip Threshold                          | UVP_Vth           | Relative to Vout in steps<br>of 50 mV in<br>VOUT_SCALE_LOOP 1:1<br>mode, Note 13                                      | 50  | -    | 400 | mV   |
|                                             |                   | Relative to Vout in steps<br>of 50 mV in<br>VOUT_SCALE_LOOP 1:2<br>mode, Note 13 and 14                               | 100 | -    | 800 | mV   |
| Output Relative UVP<br>Threshold Accuracy   |                   | VOUT_SCALE_LOOP 1:1<br>mode, Note 13                                                                                  | -   | ±50  | -   | mV   |
|                                             |                   | VOUT_SCALE_LOOP 1:2<br>mode, Note 13 & 14                                                                             | -   | ±100 | -   | mV   |
| IMON Reporting<br>Accuracy                  |                   |                                                                                                                       |     |      |     |      |
| IMON Accuracy                               | Imon              | 0 °C-125 °C,<br>4.5 V <vcc<5.5 v<br="">0 A ≤ lout ≤ 40 A<br/>0.25 V ≤ Vout ≤ 2.52 V<br/>Vin = 12 V, Note 11</vcc<5.5> | -   | ±6   | -   | %    |
| Power Good                                  | Pgood             |                                                                                                                       |     |      |     |      |
| Pgood Sink Current                          | I <sub>PG</sub>   | V <sub>PG</sub> = 0.5 V, Rpull-up =<br>500 Ω to 3.3 V                                                                 | -   | 5    | 6   | mA   |
| Pgood Open Drain<br>Leakage Current         |                   | V <sub>PG</sub> = 3.6 V                                                                                               | -5  | -    | 5   | μA   |
| Pgood Low Voltage                           | V <sub>PG_L</sub> | Vin = Vcc = 5 V, I = 20 mA                                                                                            | -   | -    | 0.1 | V    |
| Pgood Low Voltage                           | V <sub>PG_H</sub> | Vin = Vcc = 0 V, Rpull-up<br>= 4.7 kΩ to 3.3 V, Note<br>11                                                            | -   | -    | 0.7 | V    |
| Thermal Shutdown                            |                   |                                                                                                                       |     |      |     | •    |
| Thermal Shutdown                            |                   | Note 11                                                                                                               | -   | 140  | -   |      |
| Hysteresis                                  |                   | Note 11                                                                                                               | -   | 20   | -   | °C   |
| PMBus Reporting                             |                   |                                                                                                                       | -   |      | -   |      |
|                                             |                   | Normal                                                                                                                | -   | 100  | -   | kHz  |
| Bus Speed                                   |                   | Fast                                                                                                                  | -   | 400  | -   | kHz  |

## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

# infineon

| Parameter                                           | Symbol | Conditions                                                                                                         | Min  | Тур                                 | Max  | Unit |
|-----------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------|------|-------------------------------------|------|------|
|                                                     |        | High-Speed                                                                                                         | -    | 1000                                | -    | kHz  |
| Output Voltage<br>Resolution                        |        | See Note 14 & 15                                                                                                   | -    | 0.625,<br>0.977,<br>1.953,<br>3.906 | -    | mV   |
| Output Voltage Filter<br>Rate                       |        |                                                                                                                    | -    | 8                                   | -    | kHz  |
| Output Voltage Update<br>Rate                       |        |                                                                                                                    | -    | 379                                 | -    | kHz  |
| Highest Reported Vout                               |        | VOUT_SCALE_LOOP=1:<br>1                                                                                            | -    | -                                   | 2.56 | V    |
| nignest reported vout                               |        | VOUT_SCALE_LOOP=1:<br>2                                                                                            | -    | -                                   | 5.12 | V    |
|                                                     |        | -40 °C - 125 °C (Tj),<br>4.5 V < Vcc < 5.5 V,<br>0.25 ≤ Vout ≤ 0.5;<br>VOUT_SCALE_LOOP in<br>1:1 mode              | -2   | -                                   | 2    | %    |
| Vout Reporting Accuracy                             |        | -40 °C - 125 °C (Tj),<br>4.5 V < Vcc < 5.5 V,<br>0.5 <vout 2.52;<br="" ≤="">VOUT_SCALE_LOOP in<br/>1:1 mode</vout> | -1   | -                                   | 1    | %    |
| Iout Resolution                                     |        |                                                                                                                    | -    | 0.0625                              | -    | А    |
| Iout Filter Rate                                    |        |                                                                                                                    | -    | 8                                   | -    | kHz  |
| lout Update Rate                                    |        |                                                                                                                    | -    | 379                                 | -    | kHz  |
| Iout Digital Monitoring<br>Range                    |        |                                                                                                                    | -    | -                                   | 64   | А    |
| lout Accuracy (PMBus)                               |        | 0 °C-125 °C,<br>4.5 V <vcc<5.5 v<br="">10 A ≤ lout ≤ 40 A<br/>0.25 V ≤ Vout ≤ 2.52 V</vcc<5.5>                     | -    | ±6                                  | -    | %    |
| Temperature Resolution                              |        |                                                                                                                    | -    | 1                                   | -    | °C   |
| Temperature Filter Rate                             |        |                                                                                                                    | -    | 4                                   | -    | kHz  |
| Temperature Update<br>Rate                          |        |                                                                                                                    | -    | 189                                 | -    | kHz  |
| Temperature Monitoring<br>Range                     |        |                                                                                                                    | -40  | -                                   | 125  | °C   |
| Temperature Reporting<br>Accuracy                   |        | Note 11                                                                                                            | -    | ±1                                  | -    | °C   |
| PMBus Interface<br>Specifications<br>SM_DAT, SM_CLK |        |                                                                                                                    |      |                                     |      |      |
| Input Low Voltage (V <sub>IL</sub> )                |        |                                                                                                                    | -    | -                                   | 0.8  | V    |
| Input High Voltage (V <sub>IL</sub> )               |        |                                                                                                                    | 1.35 | -                                   | -    | V    |

### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

# infineon

### **Electrical Specifications**

| Parameter                             | Symbol | Conditions  | Min | Тур | Мах | Unit |
|---------------------------------------|--------|-------------|-----|-----|-----|------|
| Output Low Voltage<br>(V₀∟)           |        |             | -   | -   | 0.4 | V    |
| Data and Clock<br>pulldown resistance |        |             | 5   | -   | 13  | Ω    |
| SMALERT# pulldown resistance          |        |             | 5   | -   | 20  | Ω    |
| Input Leakage                         |        |             | -1  | -   | 1   | μA   |
| Pin Capacitance                       |        | See Note 11 | -   | -   | 4   | pF   |

Note:.

- 11. Guaranteed by design and not tested in production
- 12. Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production
- 13. FOVP, ROVP and RUVP threshold accuracies for VOUT\_SCALE\_LOOP 1:2 are based on the use of an output divider as specified in section 13.3
- 14. Guaranteed by Bench Characterization at Room Temperature and not tested in production
- 15. Actual output voltage resolution is limited by internal DAC

8

40A/25A Single-voltage Synchronous Buck Regulator with PMBus

Pin Strap Resistors Application Information

## Pin Strap Resistors Application Information

The TDA38740A/25A devices allow pin-strapping functionality to boot up the part with output voltage, current limit, switching frequency, FCCM/DEM mode and address offset parameters to a value determined by pin strap resistors. The pin functionality can be enabled by writing '0' to the registers ilim\_docp\_override\_pin(0x5E[0]), ilim\_aocp\_override\_pin(0x5E[1]), lcf\_zero\_override\_pin(0x5E[2]), vboot\_override\_pin(0x5E[3]), ton\_override\_pin(0x5E[4]), fccm\_override\_pin(0x5E[5]), fovp\_override\_pin(0x5E[6]), rovp\_override\_pin(0x5E[7]). The pinstrapping functionality is disabled on TDA38740A/25A-0000 parts and these parameters are set by PMBus commands. The TDA38740A/25A-0000 parts have VOUT\_COMMAND set to 0V and there will not be any output until the output is set to desired value. The pinstrapping functionality is enabled on TDA38740A-0020 and TDA38740A-0030 parts. Refer to Section 1 for custom part number information for Pin configurable and Register configurable parts.

The tables and descriptions below detail different parameters that can be set using pin strap resistor.

| Bin | MODE/TON (kΩ) | Freq (kHz) | MODE   |  |
|-----|---------------|------------|--------|--|
| 0   | SHORT         | 600        |        |  |
| 1   | 2.49          | 1000       | FOOM   |  |
| 2   | 3.24          | 1400       | FCCM   |  |
| 3   | 4.02          | 2000       |        |  |
| 4   | 4.87          | 1200       |        |  |
| 5   | 5.76          | 1400       |        |  |
| 6   | 6.81          | 1800       |        |  |
| 7   | 7.87          | 2000       |        |  |
| 8   | 9.09          | 400        | DEM    |  |
| 9   | 10.5          | 600        |        |  |
| 10  | 12.1          | 800        |        |  |
| 11  | 14            | 1000       |        |  |
| 12  | 15.8          | 400        |        |  |
| 13  | 17.8          | 1800       | Freedo |  |
| 14  | 20            | 1200       | FCCM   |  |
| 15  | FLOAT         | 800        |        |  |

Table 7MODE/TON Table

When operating in the pin strap resistor mode the switching frequency and the operating mode can be set by connecting a resistor from the MODE/TON pin to GND as per the table above. Switching frequency can be selected from 400 kHz to 2000 kHz in steps of 200 kHz except for 1600 kHz. Mode can be selected to operate the part in Forced Continous Conduction Mode (FCCM) mode or Diode Emulation Mode (DEM) mode.





| Table o TDASOTA | on/25A Bool of Vollage and | OVP LINING TABLE IOF VOOT_5 | CALE_LOOP 1.1. |
|-----------------|----------------------------|-----------------------------|----------------|
| VBT (kΩ)        | BOOT-Up Voltage (V)        | Relative OVP/UVP (mV)       | Fixed OVP (V)  |
| SHORT           | 0.4                        | 150                         | 0.8            |
| 5.62            | 0.5                        | 150                         | 1              |
| 9.53            | 0.6                        | 150                         | 1              |
| 14              | 0.7                        | 150                         | 1.2            |
| 21              | 0.8                        | 200                         | 1.2            |
| 30.1            | 0.90                       | 200                         | 1.2            |
| 36.5            | 1                          | 200                         | 1.35           |
| 43.2            | 1.05                       | 200                         | 1.35           |
| 51.1            | 1.1                        | 200                         | 1.35           |
| 61.9            | 1.2                        | 200                         | 1.5            |
| 75              | 1.25                       | 250                         | 1.8            |
| 88.7            | 1.35                       | 250                         | 1.8            |
| 105             | 1.5                        | 300                         | 2.2            |
| 127             | 1.65                       | 300                         | 2.2            |
| 147             | 1.8                        | 300                         | 2.2            |
| FLOAT           | 2.5                        | 300                         | 2.85           |

### TDA38740A/25A Boot Up Voltage and OVP Limits Table for VOUT SCALE LOOP 1:1. Table 8

### Table 9 TDA38740A/25A Boot Up Voltage and OVP Limits Table for VOUT\_SCALE\_LOOP 1:2

|          | · · · ·             |                       | -             |
|----------|---------------------|-----------------------|---------------|
| VBT (kΩ) | BOOT-Up Voltage (V) | Relative OVP/UVP (mV) | Fixed OVP (V) |
| SHORT    | 0.8                 | 200                   | 1.6           |
| 5.62     | 1.0                 | 200                   | 1.6           |
| 9.53     | 1.2                 | 200                   | 1.6           |
| 14       | 1.4                 | 300                   | 2.0           |
| 21       | 1.6                 | 300                   | 2.4           |
| 30.1     | 1.8                 | 300                   | 2.4           |
| 36.5     | 2.0                 | 300                   | 2.7           |
| 43.2     | 2.1                 | 300                   | 2.7           |
| 51.1     | 2.2                 | 300                   | 2.7           |
| 61.9     | 2.4                 | 300                   | 3.0           |
| 75       | 2.5                 | 300                   | 3.0           |
| 88.7     | 2.7                 | 300                   | 3.6           |
| 105      | 3.0                 | 300                   | 3.6           |
| 127      | 3.3                 | 300                   | 4.4           |
| 147      | 3.6                 | 300                   | 4.4           |
| FLOAT    | 5.0                 | 300                   | 5.7           |
|          |                     |                       |               |

When operating in the pin strap resistor mode, the output voltage can be selected by connecting a resistor from the VBT pin to GND per the table above. When oprating in pin strap mode for VBT, the PGOOD ON, PGOOD OFF and VOUT\_MAX track the VBT pin setting. PGOOD ON will be set to at 93.75% of VBT while PGOOD OFF will be set to 81.25% of VBT. VOUT\_MAX will be set to the Relative OVP setting of the VBT.

When setting the output voltage using VOUT\_COMMAND, the VOUT\_SCALE\_LOOP of 1:1 will provide a output voltage in the range of 0.25 V to 2.56 V. VOUT\_SCALE\_LOOP 1:2 will provide a output voltage range of 0.5V to 5.12 V. When operating in VOUT\_SCALE\_LOOP 1:1 mode the full output voltage should be fed back to the VOSENP pin as shown in Figure 3. When operating in VOUT\_SCALE\_LOOP 1:2 mode, half of the output voltage is fed back to the VOSENP Pin by using a resistor divider as shown in Figure 4. The VBT pin can be used to set the output voltages in the range of 0.4 V to 2.5 V in VOUT\_SCALE\_LOOP 1:1 and from 0.8 V to 5 V in VOUT\_SCALE\_LOOP 1:2. **Final Datasheet** 22 of 70 V2.0



# Table 10 TDA38740A OCP and Loop Compensation Filer Zero selection

| Table IO IL            | Table 10 TDAS8740A OCP and Loop Compensation Filer Zero selection |                                                                    |                                          |  |  |
|------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------|--|--|
| R <sub>ILIM</sub> (kΩ) | Typical OCP(A)                                                    | Internal Loop-Compensation-Filter-<br>Zero Register (LCF), Note 16 | Default LCF zero capacitor<br>value (pF) |  |  |
| SHORT                  | 15                                                                | LCF 0                                                              | 1                                        |  |  |
| 3.32                   | 60                                                                | LCF 4                                                              | 8                                        |  |  |
| 6.98                   | 20                                                                | LCF 2                                                              | 4                                        |  |  |
| 11                     | 10                                                                | LCF 0                                                              | 1                                        |  |  |
| 15.4                   | 15                                                                | LCF 1                                                              | 2                                        |  |  |
| 21                     | 20                                                                | LCF 1                                                              | 2                                        |  |  |
| 26.1                   | 25                                                                | LCF 2                                                              | 4                                        |  |  |
| 31.6                   | 30                                                                | LCF 2                                                              | 4                                        |  |  |
| 43.2                   | 40                                                                | LCF 3                                                              | 6                                        |  |  |
| 51.1                   | 50                                                                | LCF 4                                                              | 8                                        |  |  |
| 64.9                   | 25                                                                | LCF 1                                                              | 2                                        |  |  |
| 78.7                   | 60                                                                | LCF 3                                                              | 6                                        |  |  |
| 95.3                   | 40                                                                | LCF 2                                                              | 4                                        |  |  |
| 113                    | 50                                                                | LCF 3                                                              | 6                                        |  |  |
| 133                    | 10                                                                | LCF 1                                                              | 2                                        |  |  |
| FLOAT                  | 30                                                                | LCF 3                                                              | 6                                        |  |  |

### Table 11 TDA38725A OCP and Internal Phase margin Zero selection

| R <sub>ILIM</sub> (kΩ) | Typical OCP(A) | Internal Loop-Compensation-Filter-<br>Zero Register (LCF), Note 16 | Default LCF zero capacitor<br>value (pF), Note 16 |
|------------------------|----------------|--------------------------------------------------------------------|---------------------------------------------------|
| SHORT                  | 15             | LCF 0                                                              | 1                                                 |
| 3.32                   | 15             | LCF 4                                                              | 8                                                 |
| 6.98                   | 20             | LCF 2                                                              | 4                                                 |
| 11                     | 10             | LCF 0                                                              | 1                                                 |
| 15.4                   | 15             | LCF 1                                                              | 2                                                 |
| 21                     | 20             | LCF 1                                                              | 2                                                 |
| 26.1                   | 25             | LCF 2                                                              | 4                                                 |
| 31.6                   | 10             | LCF 2                                                              | 4                                                 |
| 43.2                   | 15             | LCF 3                                                              | 6                                                 |
| 51.1                   | 20             | LCF 4                                                              | 8                                                 |
| 64.9                   | 25             | LCF 1                                                              | 2                                                 |
| 78.7                   | 10             | LCF 3                                                              | 6                                                 |
| 95.3                   | 15             | LCF 2                                                              | 4                                                 |
| 113                    | 20             | LCF 3                                                              | 6                                                 |
| 133                    | 10             | LCF 1                                                              | 2                                                 |
| FLOAT                  | 25             | LCF 3                                                              | 6                                                 |



### Pin Strap Resistors Application Information

When operating in the pin strap resistor mode, the OCP limit can be selected by connecting a resistor from the ILIM pin to GND as per the table above. Loop Compensation Filter (LCF) Zero selection is also available on ILIM pin, however it does not affect the OCP operation and is part of the control loop tuning. This capacitance is built in within the IC and can be selected between 1pF and 8pF by appropriate selection of the ILIM resistor. This provides some flexibility to set the Loop Compensation Filter Zero using ILIM pin strap resistors. However, default selection of the capacitance value is limited and does not allow selection of all 8 possible capacitance values from 1pF to 8pF. If the desired performance could not be achieved with default LCF zero values available through the ILIM pin, the capacitance value can be selected from 1pF to 8pF in increments of 1pF through the register loop\_compensation\_filter\_zero\_0, 0x64[14:12] through PMBus. Please refer to the App note AN\_2311\_PL12\_2312\_233004 for more details on this register.

Note:

16. The default LCF value can be changed using Registers 0x64[14:12], 0x62[2:0], 0x62[6:4], 0x62[10:8], 0x62[14:12] for LCF 0, LCF 1, LCF 2, LCF 3, LCF 4 respectively

| rube 12 - 5M_ADDAT ROOT IN WAT the consecutive integes starting nom coming out totation o |                                 |                                    |                               |                                          |  |
|-------------------------------------------------------------------------------------------|---------------------------------|------------------------------------|-------------------------------|------------------------------------------|--|
| Resistor to GND                                                                           | SM_ADDR<br>function: Offset     | PROG function: Config<br>selection | PROG pin: Config<br>selection | Programmability for<br>single and multi- |  |
| (kΩ)                                                                                      | selection from the base address | (For single -image<br>Config)      | (For Multi-image<br>Config)   | image config file                        |  |
| SHORT                                                                                     | 0                               |                                    | CONFIG0                       |                                          |  |
| 5.62                                                                                      | 1                               |                                    | CONFIG1                       |                                          |  |
| 9.53                                                                                      | 2                               |                                    | CONFIG2                       |                                          |  |
| 14                                                                                        | 3                               |                                    | CONFIG3                       |                                          |  |
| 21                                                                                        | 4                               |                                    | CONFIG4                       |                                          |  |
| 30.1                                                                                      | 5                               |                                    | CONFIG5                       |                                          |  |
| 36.5                                                                                      | 6                               | Most recently                      | CONFIG6                       | Please refer to                          |  |
| 43.2                                                                                      | 7                               | programmed CONFIG                  | CONFIG7                       | section 13.2 for                         |  |
| 51.1                                                                                      | 8                               |                                    | CONFIG8                       | single image and                         |  |
| 61.9                                                                                      | 9                               |                                    | CONFIG9                       | multi-image                              |  |
| 75                                                                                        | 10                              |                                    | CONFIG10                      | programming details                      |  |
| 88.7                                                                                      | 11                              |                                    | CONFIG11                      |                                          |  |
| 105                                                                                       | 12                              |                                    | CONFIG12                      |                                          |  |
| 127                                                                                       | 13                              |                                    |                               |                                          |  |
| 147                                                                                       | 14                              |                                    | Not supported                 |                                          |  |
| FLOAT                                                                                     | 15                              |                                    |                               |                                          |  |

### Table 12 SM\_ADDR/PROG Pin with the consecutive images starting from Config 0 at location 0

The part has OTP capability of 14 config images. All parts sent from factory have a default config image programmed in it. The user can program a maximum of 13 config images. As shown in the table above, a resistor to ground on SM\_ADDR/PROG pin sets a fixed slave address offset for both I2C and PMBus interface. This pin also selects a configuration from the 13 possible config files from a multi image config file during power-up.

The pin programming allows the address offset adjust capability from 0 to 12 for a 13 image multi config file. It allows address offset adjust capability from 0 to 15 for single image config file. The most recently programmed CONFIG image will be loaded from the OTP irrespective of the pin programmed address offset when single image config file is programmed. For multi-image application, the table above shows the CONFIG image that will be Final Datasheet 24 of 70 V2.0



### **Pin Strap Resistors Application Information**

loaded from the OTP based on the pin programmed address offset. The address offset from this pin can be disabled by setting register i2c\_disable\_addr\_offset(0x42[6]) to 1. In this mode the effective address is determined by the register value in i2c\_device\_addr(0x40[6:0]) and pmb\_device\_addr(0x40[6:0]). This is helpful when address offset need to be 13, 14 or 15 which is otherwise not possible with multi-image config application when i2c\_disable\_addr\_offset(0x42[6]) is set to 0. For information on programming single and multi-image config file, please refer to Section 13.2.



**Typical Efficiency and Power Loss Curves** 

### **Typical Efficiency and Power Loss Curves** 9

### 9.1 PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vout = 1.2V, F<sub>sw</sub> = 600kHz

The test for efficiency was done at 0 LFM and the driver losses are included in the efficiency numbers. Solid lines indicate efficiency and dashed lines show power loss at 600 kHz.

| Table 13 | Inductors f | Inductors for PV <sub>in</sub> =V <sub>in</sub> =12 V, F <sub>s</sub> = 600 kHz |                   |               |  |  |
|----------|-------------|---------------------------------------------------------------------------------|-------------------|---------------|--|--|
| Vout (V) | Lout (nH)   | P/N                                                                             | DCR (m $\Omega$ ) | Size (mm³)    |  |  |
| 1.2      | 150         | L101247A-100L                                                                   | 0.125             | 10 x 6.4 x 12 |  |  |
| 3.3      | 470         | L101158A-R47MHF                                                                 | 0.81              | 10 x 7 x 10   |  |  |





Typical efficiency and power loss curves, PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vout = 1.2 V, F<sub>sw</sub> = 600 kHz Figure 5



Figure 6 Typical efficiency and power loss curves, PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vout = 3.3 V, F<sub>sw</sub> = 600 kHz

### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



**Typical Efficiency and Power Loss Curves** 

## 9.2 $PV_{in} = V_{in} = 12 V, F_{sw} = 800 \text{ kHz}$

The test for efficiency was done at 0 LFM and the driver losses are included in the efficiency numbers. Solid line indicate Efficiency and dashed lines are showing power loss at 800 kHz.

| Table 14 | Inductors f | Inductors for PV <sub>in</sub> =V <sub>in</sub> =12 V, F <sub>sw</sub> = 800 kHz |                   |               |  |  |
|----------|-------------|----------------------------------------------------------------------------------|-------------------|---------------|--|--|
| Vout (V) | Lout (nH)   | P/N                                                                              | DCR (m $\Omega$ ) | Size (mm³)    |  |  |
| 1.2      | 150         | L101247A-150L                                                                    | 0.125             | 10 x 6.4 x 12 |  |  |
| 3.3      | 470         | L101158A-R47MHF                                                                  | 0.81              | 10 x 7 x 10   |  |  |



Figure 7 Typical efficiency and power loss curves, PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vout = 1.2 V, F<sub>sw</sub> = 800 kHz



Figure 8 Typical efficiency and power loss curves, PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vout = 3.3 V, F<sub>sw</sub> = 800 kHz



**Typical Efficiency and Power Loss Curves** 

## 9.3 $PV_{in} = V_{in} = 12 V$ , $F_{sw} = 1000 \text{ kHz}$

The test for efficiency was done at 0 LFM and the driver losses are included in the efficiency numbers. Solid lines indicate efficiency and dashed lines show power loss at 1000 kHz.







Figure 9 Typical efficiency and power loss curves,  $PV_{in} = V_{in} = 12 V$ , Vout =1.2 V,  $F_{sw} = 1000 \text{ kHz}$ 



Figure 10 Typical efficiency and power loss curves,  $PV_{in} = V_{in} = 12 V$ , Vout =3.3 V,  $F_{sw} = 1000 \text{ kHz}$ 

40A/25A Single-voltage Synchronous Buck Regulator with PMBus



**Thermal De-rating curves** 

## **10** Thermal De-rating curves

Measurement is done on Evaluation board DB356. The PCB is an 8-layer board with 2 oz Copper for top and bottom layers and 2 oz Copper for the inner layers, FR4 material, with PCB size of 5.25"x4.1".



Figure 11 Thermal de-rating curves, PV<sub>in</sub> = 12 V, Vout = 1.2 V, f<sub>sw</sub> = 800 kHz, VCC = Internal LDO



Figure 12Thermal de-rating curves, PVin = 12 V, Vout = 3.3 V, fsw = 800 kHz, VCC = Internal LDOFinal Datasheet29 of 70



RDS(on) of MOSFET Over Temperature

## **11 R**<sub>DS(on)</sub> **of MOSFET Over Temperature**



Figure 13 RDS(on) of MOSFETs over Junction Temperature



Typical operating characteristics (-40 C  $\leq$  Tj  $\leq$  +125 C)

# **12** Typical operating characteristics (-40 °C $\leq$ T<sub>j</sub> $\leq$ +125 °C)



Figure 14 Typical operating characteristics (set 1 of 2)

### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



### Typical operating characteristics (-40 C $\leq$ Tj $\leq$ +125 C)



Figure 15 Typical operating characteristics (set 2 of 2)



## 13 General Description

The TDA38740A/25A is an easy-to-use, fully integrated, and highly efficient dc-dc regulator optimized to convert a 12 V input supply to a voltage level required by high performance microprocessors, DDR memory, housekeeping supplies, base stations, etc. The onboard PWM controller and OptiMOS<sup>™</sup> FETs with integrated bootstrap diode makes TDA38740A/25A a small footprint solution, providing highly efficient power delivery. Using a fast Constant-On-Time (COT) control scheme simplifies design efforts and achieves fast control response. The device configuration can be easily defined using Infineon's XDP Designer GUI and is stored in the on-chip memory.

### 13.1 PMBUS Operating Mode

The TDA38740A/25A can be used in PMBUS mode. In PMBUS mode, the output voltage is controlled by the PMBUS VOUT\_COMMAND command. The VOUT\_MODE resolution can be set to 0.625 mV/lsb, 0.977 mV/lsb, 1.953 mV/lsb, or 3.906 mV/lsb. The output DAC resolution is 1.25 mV/lsb. The resolution is user-programmable via a configuration file.

See Table 18 for a complete list of all supported PMBUS commands. Please refer to App Note AN\_2203\_PL12\_2204\_184108 for more details.

### **13.2** Multiple Time Programming Memory (MTP)

The multiple time programming memory (MTP) stores the device configuration. At power-up, MTP contents are transferred to operating registers for access during device operation. MTP allows customization during both design and high-volume manufacturing. MTP integrity is verified by Cyclic Redundancy Check (CRC) validation on each power up. The controller will not start up in the event of a CRC error.

The TDA38740A/25A allows up to 13 unique configurations, to configure basic device parameters such as frequency, fault operation characteristics, and boot voltage. This represents a significant size and component saving compared to traditional analog methods. In addition, the TDA38740A/25A also allows the loading of multi-image (up to 13 consecutive) configuration files and automatic selection of a unique file after power-up based on the resistor value at the SM-ADDR/PROG pin and the pointer (0x0000[13:8]). There are registers available in the CNFG section of the register map which allow the user the capability to set the starting point for a multi-image (register 0x0000[13:8]) and the number of images as part of the multi-image config file (register 0x0000[3:0]). TDA38740A/25A can be programmed successfully for an application up to 13 times for a single image config file. Please refer to programming guide AN\_2308\_PL12\_2308\_163442 for details on programming the part.

The user still has access to all the possible I2C slave addresses by setting the address through address registers. This requires the address offset capability of the SM\_ADDR/PROG pin to be disabled by setting the bit 0x42[6] to 1. Thus, the base address register 0x40[14:8] for I2C and 0x40[6:0] for PMBus will represent the effective slave address for the device. In this case the SM\_ADDR/PROG effectively becomes just the PROG pin used for selecting the correct config file for an application. For example, for an effective 7-bit I2C address of 14h the register 0x40[14:8] should be set to 14h. The second method for choosing the effective slave address is using the base address in register 0x40 and adding the offset selected by the SM\_ADDR/PROG pin. The pin configuration limits the offset capability available for an application, as shown in Table 12.

### **13.3** Voltage Sense

In applications that require high Vout set point accuracy with VOUT\_SCALE\_LOOP 1:2 with Vout from 2.5V to 5.12V, a resistor R3 may be connected in parallel to R1 of the divider as shown in Figure 4. Value of resistor R3 is calcualted as follows:

$$\mathsf{Rtop} = \frac{\mathsf{Vo-Vfb}}{(\frac{\mathsf{Vfb}}{\mathsf{R2}} + \frac{\mathsf{Vfb}}{13570} - \frac{1.2}{20000})}$$



Where Rtop= Effective value of R1 and R3 in parallel Vo=Target Output Voltage Vfb=Vo/2 R1, R2=499 Ohms (recommended)

 $R3 = \frac{R1xRtop}{R1-Rtop}$ 

For given feedback resistor values Vout is calculated as follows:

 $Vout = Vfb\left(1 + \frac{Rtop}{R2} + \frac{Rtop}{13570}\right) - 1.2x\frac{Rtop}{20000}$ 

Suggested values of R1 anf R3 are as follows:

| Target Vout (V) | R1, R2 (Ohms) | R3 (kOhms) |
|-----------------|---------------|------------|
| 2.5             | 499           | 39.2       |
| 3.3             | 499           | 26.7       |
| 5               | 499           | 20         |

### 13.4 I2C & PMBus Interface

An I2C or PMBus interface is used to communicate with the TDA38740A/25A. This two-wire serial interface consists of clock and data signals, and operates as fast as 1 MHz. The bus provides read & write access to the internal registers for configuration, and for monitoring of operating parameters. The bus is also used to program on-chip non-volatile memory (MTP) to store operating parameters.

To ensure operation with multiple devices on the bus, a base address for TDA38740A/25A is programmed into the MTP. The unique slave address for the device is a combination of the base address in the device register plus the offset generated by the SM\_ADDR/PROG pin (depending on the resistor value connected to the pin). Alternatively, this can be achieved by programming the effective I2C address into the base address register and disabling the SM\_ADDR/PROG pin offset functionality via bit 0x42[6] in the USER section.

To protect customer configuration and information, the I2C and PMBus interface can be configured for either limited access or locked with a 16-bit software password. Limited access includes both write and read protection options. In addition, there is a telemetry-only mode which only allows reads from the telemetry registers.

Refer to the PMBus Command Codes in Table 18 for more information. One can access the non-PMBus registers (I2C register) via the MFR\_REG\_ACCESS(D0h) PMBus Command. Through the PMBus, it is possible to access configuration registers and the PMBus registers in the device. It has a 7-bit register to set the base PMBus address 0x40[6:0] of the device. Setting this address to zero disables the PMBus interface. All registers at this address are protected by the i2c\_pmb\_addr\_lock register 0xD4[2]. Please refer to the App note AN\_2311\_PL12\_2401\_235722 for more information on the register map.

## 13.5 Infineon XDP Designer GUI

The Infineon XDP Designer GUI provides the designer with a comprehensive design environment that includes input settings, output settings, telemetry and PMBus interface. With these tools, a designer can monitor and set system configuration settings for fault thresholds and output behavior in real time. The XDP Designer GUI allows real-time design monitoring of key parameters such as output current and power, input current and power, efficiency, temperature, and faults. Figure 16 shows the GUI home screen with the available parameter windows. Final Datasheet 34 of 70 V2.0



### **General Description**

| inf      | ineon                                 | Search                                | Q                                                                                               |                 |                    | ₫ — РМВ 12            | FW OTP 🔧 🖺 I2C                         | GC 台 🌣                    | 1              |
|----------|---------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|--------------------|-----------------------|----------------------------------------|---------------------------|----------------|
| ≡<       | Telemetry                             | : 🛛                                   | Status Part Number                                                                              |                 | I2C Comm.          | I2C Effective Address | PMBus Effective Address                | Rev.                      |                |
| <b>A</b> | Vin<br>lin                            | 12.1 V<br>0.03 A                      | • TDA38740AR5                                                                                   |                 | YES                | 0x20                  | 0x60<br>Delete Device Add Device       | 5<br>Scan Bus Load Config | Save Config    |
| •        | Vout<br>Iout<br>Temp 1<br>Pout<br>Pin | 1.1V<br>0.06 A<br>29 °C<br>0 W<br>0 W | Basic Controller Settings Loop A - Controller Settings Product ID Basic Settings Operation Mode | Dx84<br>PMBus Y | Loadline Range Sel | 10mΩ ¥                | Laadline Resolution                    | 19.56μΩ <b>v</b>          | Loop A         |
|          |                                       |                                       | Switching Frequency<br>Vout                                                                     | 800 •           | kHz Vout Mode      | Linear-16-10 Expo >   | Loadline<br>PMBus Vout Transition Rate |                           | mΩ<br>mV/μs    |
|          |                                       |                                       | Address Settings<br>Base I2C Address<br>Additional Settings<br>Advanced Settings                |                 | ]                  |                       |                                        |                           |                |
|          | Faults                                | Clear All                             |                                                                                                 |                 |                    |                       |                                        | Next: Go to               | o Design Tools |

Figure 16 XDP Designer GUI home screen.

### 13.6 Programming

Once a design is complete, the XDP Designer GUI produces a complete configuration file. These configurations files can be saved and loaded. Infineon does not recommend loading a new config file and programming the device while the device is operating to produce an output voltage. Please refer to the programming guide AN\_2308\_PL12\_2308\_163442 for more details.

### 13.7 Real-time Monitoring

The TDA38740A/25A can be accessed through the use of PMBus Command codes (described in Table 18) to read the real-time status of the power supply (dc-dc converter) including input and output voltages, input and output currents, input and output power and temperature.



Theory of Operation

## 14 Theory of Operation

## **14.1** Start up Configuration

TDA38740A operation is controlled by OTP configuration stored in NVM, then loaded into working registers during initialization.



### Figure 17 State Machine



## 14.1.1 Power On Reset and Configuration

The on-chip regulator operates from the Vcc/VDRV and generates an internal +1.2 V voltage. TDA38740A/25A operation is initialized by an internal threshold-based power-on reset circuit. To ensure no sensitive analog measurements is executed prior to Vcc/VDRV supply is settled, the controller provides a delay which extends the "System POR" state between power-on reset and entering the NVM Load state. This delay is used to ensure internal analog circuitry settles before making any precision measurements. After this, Trim and Config images are loaded from NVM to working registers. While waiting for the Trims to take effect, current sources are enabled at all pins that have external resistors (ILIM, SM\_ADDR, VBT, TON/MODE). The resulting voltages are read through the low-speed ADC and latched. If Trim and Config CRC matches, User configuration is loaded from NVM to the working registers CRC check is carried out to validate the data in these registers. If the calculated CRC does not match the CRC stored in the NVM, CRC error is flagged and next sequences in ther start up are terminated. If there is a CRC match, the part continues with the start up sequence. The device starts switching once part is ready for regulation and communication and enable signal is pulled high. When the contents of the NVM are being loaded into the working registers the PWM outputs are held in high impedance (Hi-Z) state.

# 14.1.2 TON\_DELAY and TON\_RISE (Soft-start)

Once the startup conditions are satisfied, the controller will wait for a programmable period of time specified by TON\_DELAY before ramping up the output voltage. Prior to entering the active regulation state, the controller performs a controlled, monotonic ramp of the voltage output based on time specified by TON\_RISE. This acts as a Soft-Start and is performed by actively regulating the output voltage while digitally ramping up a reference voltage to its final target value.

# 14.1.3 Active Regulation

During active regulation, the output voltage is applied as a feedback voltage alongwith Vref to a differential amplifier. Vref is proporatinal to the set Vout. The error voltage produced by differential amplifier is added to the Vref and fed to a floor amplifier. The difference between this input and Vref is amplified by floor amplifier to generate a floor voltage. The floor amplifier helps improve the transient response and Vout accuracy. Floor voltage and the ramp signal are added together and applied to the comparator and compared against error voltage. The resultant output is fed to Adaptive ON time generator. This block generates PWM signal of pseudo constant frequency. The Adaptive ON Time generator turns the PWM ON for a fixed duration based on the PVIN, Vout and Fsw. The PWM OFF time is determined by the set Fsw and output load. The output is regulated at the set level until the output is commanded OFF, Fault occurs or POR is deasserted.



# 14.1.4 Shutdown

The shut-down state can be entered from either soft-start or active regulation states through user intervention such as Enable being pulled low or through a detected fault including OTP, OCP, UVP, OVP, VIN fault etc. The output may be set to shutdown after a delay specified by TOFF\_DELAY and at a ramp down rate specified by



#### Theory of Operation

TOFF\_FALL. Alternatively, the output may be shutdown as fast as possible by stopping the switching. The response to Enable being pulled low is determine by the settings in ON\_OFF\_CONFIG register. In the event of shutdown due to fault, the part will execute a fault response based on the fault response set in the configuration of the part.

# 14.2 Start up Sequence





## 14.3 Pre-bias start-up

The TDA38740A/25A is able to start up into a pre-charged output. The part supports prebias level of Vout setting or lower for VOUT\_SCALE\_LOOP 1:1 application. The part supports prebias level of half of Vout setting or lower for VOUT\_SCALE\_LOOP 1:2 application.

For proper start up in prebais mode, following conditions must be fulfilled:

- The "power down analog circuit when the output is not enabled" feature is disabled (set register 0x6C value to 0xF240)
- Register 0x0064[11], d2a\_enable\_prebias is set to 1
- PVIN Slew rate is lower than 25V/mS
- Prebias source is current limited to 1A
- Based on whether Vcc is supplied externally or an internal LDO is used, the required power-up sequences are shown in Figure 19 below



#### Theory of Operation

In applications that do not follow the above prebias operation requirements, the part may go into a protection mode when powered up with prebias condition. In most cases the part recovers from then fault upon cycling of EN. In applications that use external Vcc to power the part, and PVIN needs to be cycled OFF and ON after the first power up, please use the sequences shown in case 3 and 4 below.



Figure 19 Device power-up sequence.

# 14.4 Internal Low-Droput (LDO) Regulator

The TDA38740A/25A has an integrated low-dropout LDO regulator to provide the bias voltage for internal circuitry. VIN pin is the input for the LDO. When the VCC voltage rises above the VCC\_UVLO\_Start threshold and the EN voltage is above the Enable\_UVLO\_Start threshold, the soft-start sequence starts. When using the internal LDO for single rail operation, the VIN pin should be connected to the PVIN pin. To save power losses on the LDO, an external bias voltage can be used by connecting the VIN pin to the VCC/LDO pin. All generic part numbers listed in Table 1 have this LDO enabled. Figure 20 illustrates the possible configurations of VCC/LDO and PVIN pin.



Theory of Operation



Figure 20 Configuration of using the internal LDO or an external VCC.

# 14.5 Fast Constant ON-Time Control

The TDA38740A/25A features a proprietary Fast Constant On-Time (COT) Control, which can provide fast load transient response, good output regulation and minimize design effort. Fast COT control compares the output voltage,  $V_o$ , to a floor voltage combined with an internal ramp signal. When Vout drops below that signal, a PWM signal is initiated to turn on the high-side FET for a fixed on-time. The floor voltage is generated from an internal compensated error amplifier, which compares Vout with a reference voltage. Compared to traditional COT control, Fast COT control significantly improves Vout regulation.

# 14.6 EN (Enable) Pin

The EN pin controls the on/off state of the TDA38740A/25A. The softr-start sequence starts when the VCC/LDO voltage rises above the VCC\_UVLO\_Start threshold.

The EN pin can be configured in four ways. Three of them are as shown in Figure 21. Configuration one is an external logic signal. The second possible configuration derives the enable signal from the PVin voltage by a resistive divider,  $R_{EN1}$  and  $R_{EN2}$ . The third one is a direct connection of EN to the PVin pin. This is useful in space constrained applications. The fourth configuration is controlled via PMBus register 0x204[7:0] using the PMBus lines. TDA38740A/25A utilizes the PMBus ON\_OFF\_CONFIG command in combination with the OPERATION command, register 0x202[7:0], to control the enable digitally. Using this, a preference between hardware or software enable may be established. More information is available in the PMBUs app note AN\_2203\_PL12\_2204\_184108.

The EN pin should not be left floating. There is an internal pull-down resistor of  $1M\Omega$  from EN to AGND pin. A pull-down resistor in the range of tens of kilohms is recommended.







# 14.7 Switching Frequency and FCCM/DEM Operation

The TDA38740A/25A offers two operation modes: Forced Continuous Conduction (FCCM) and Diode Emulation Mode (DEM). With FCCM, the TDA38740A/25A always operates as a synchronous buck converter with a pseudo constant switching frequency and therefore achieves small output voltage ripple. In DEM, the synchronous FET is turned off when the inductor current is close to zero, which reduces the switching frequency and improves efficiency at light load. At heavy load, both FCCM and DEM operate in the same way. The operation mode can be selected by bit 0x5C [1] in the configuration register, value 1 for this bit programs the device to operate in FCCM mode and 0 for DEM. It should be noted that the selection of the operation mode cannot be changed on the fly. To load a new configuration, EN or VCC voltage must be cycled.

The TDA38740A/25A offers eight programmable switching frequencies,  $f_{sw}$ , from 400 kHz to 2 MHz in steps of 200KHz excluding 1600 kHz, by editing the PMBus register, 0x266[15:0], using the PMBus lines. Alternatively, switching frequency and mode can be selected using eight resistor selectable options at Ton/Mode pin. The selected Ton/mode bin is loaded to the IC during the power up and cannot be changed on the fly. To change the switching frequency and mode, users must cycle the EN signal or VCC voltage. To use the pin functionality, the ton\_override\_pin bit (0x5e [4]) and fccm\_override\_pin bit (0x5e [5]) should be set to 0. Based on the selected  $f_{sw}$ , the TDA38740A/25A generates the corresponding on-time of the Control FET for a given PV<sub>in</sub> and V<sub>o</sub>, as shown by the formula below.

$$T_{on} = \frac{V_0}{PV_{in}} \times \frac{1}{f_{sw}}$$

Where  $f_{sw}$  is the desired switching frequency. During operation, the TDA38740A/25A monitors PV<sub>in</sub> and V<sub>o</sub>, and can automatically adjust the on-time to maintain the pre-selected  $f_{sw}$ . With the increase of the load, the switching frequency can increase to compensate for the power losses. Therefore, the TDA38740A/25A has a pseudo constant switching frequency.

Using the FREQUENCY\_SWITCH PMBus command, the switching frequency may be programmed between 400 kHz and 2 MHz in steps of 200 kHz except 1600 kHz.

## 14.8 Soft Start

The soft-start functionality is based on the PMBus TON\_RISE command. As shown in the waveform below, when the TON\_RISE is set to 50 ms, the output voltage rises from zero to set value in 50 ms.





#### Theory of Operation

#### Figure 22 Vo=5V, Ch1=Vout, Ch3=Switch node, Ch4=Enable Signal

After the EN pin is enabled, the TON\_DELAY command is executed before the TON\_RISE command. Hence, the output will not begin to rise until the specified delay is completed. In the above example, the delay is also set to 50 ms.

### 14.9 Load-line

The TDA38740A/25A offers a digital load line which can be set via configuration registers, without any need for external components. The load line can be programmed from 0 to 10 m $\Omega$  at a resolution of 19.53  $\mu\Omega$  using the VOUT\_DROOP command 0x250[15:0]. The range and resolution of the VOUT\_DROOP may be increased by using the bit loadline\_range\_sel 0x6a [6] to 0 to 50 m $\Omega$  at a resolution of 100  $\mu\Omega$ . In addition to this, the bandwidth of the digital load line is also programmable from 30 kHz to 500 kHz in steps of 30 kHz by using 4 bits of register 0x6a [3:0].

## 14.10 Output Voltage Differential Sensing

The TDA38740A/25A VOSENP and VOSENM pins are connected across the output capacitors near the load to provide true differential remote voltage sensing with high common-mode rejection. Fast COT control compares the output voltage to a floor voltage combined with an internal ramp signal. When Vout drops below that signal, a PWM signal is initiated to turn on the high-side FET for a fixed on-time. The floor voltage is generated from an internal compensated error amplifier, which compares the Vout with a reference voltage. As shown in Figure 23, the output sense pins VOSENP and VOSENM are connected across the output capacitors.



Figure 23 Output voltage sensing connections

# 14.11 Output Current Sensing

Current sensing for both telemetry and over current protection is done by sensing the voltage across the sync FET RDS(on). This method increases the converter's efficiency, reduces cost by eliminating a current sense resistor and minimizes any sensitivity to layout related noise issues. A novel scheme allows the reconstruction of the inductor current from the voltage sensed across the Sync FET RDS(on).



# 15 Faults and Protections

# **15.1** Over Current Protection (OCP)

The TDA38740A/25A has two types of OCP protection: Analog OCP (AOCP) and Digital OCP (DOCP). The AOCP current limit is based on inductor valley current, whereas the DOCP is based on average current information. AOCP is a fast fault response, and should be set to a value that prevents failure of the device.

A novel scheme allows reconstruction of the inductor current from the voltage sensed across the Sync FET RDS(on). It should be noted here that it is this reconstructed average inductor current that is digitized by the ADC and used for output current reporting and for DOCP operation.

The AOCP fault protection circuit also uses the voltage sensed across the RDS(on) of the Synchronous MOSFET; however, the protection mechanism relies on a fast comparator to compare the sensed signal to the over current threshold and does not depend on the ADC or reported current. Hence AOCP has a fast fault response. The current limit scheme uses an internal temperature compensated current source that has the same temperature coefficient as the RDS(on) of the Synchronous MOSFET. As a result, the over current trip threshold remains almost constant over temperature.

The TDA38740A/25A AOCP level can be set either by pin strap resistor on ILIM pin or via three bits in the register map (aocp\_thresh\_sel [2:0]). The DOCP level can be set either by pin strap resistor on ILIM pin or is available via the PMBus register IOUT\_OC\_FAULT\_LIMIT, and the response is decided by IOUT\_OC\_FAULT\_RESPONSE. Available responses are shutdown, latch off and retry. The indication of the fault is accessible in the STATUS\_IOUT register with the PMBus.

AOCP shall be enabled during soft-start and normal operation including FCCM and DEM modes. When the AOCP threshold is crossed, the low side MOSFET will continue to stay on for the remaining cycle and the following high side pulse will be ignored to allow inductor relaxation (pulse skipping). If an AOCP condition is detected on the rising edge of a PWM pulse, the high side will still be blocked from turning on and the pulse will be skipped. The high-side will continue to be ignored if the current remains above the AOCP threshold. When current falls below the AOCP threshold, the following high-side pulse will be enabled. The Vout under AOCP is determined by the overload on the output and that determines if the PGOOD gets de-asserted or the UVP protection is triggered as a result of AOCP.

Current signal for the DOCP protection is passed through a 5.5KHz filter, before being compared with the IOUT\_OC\_FAULT\_LIMIT threshold. Hence the response of the DOCP circuit is slower than AOCP due to the averaging of the current signal by the filter. The DOCP threshold operating point can be calibrated by IOUT\_CAL \_GAIN and IOUT\_CAL\_OFFSET. Because of the averaging of the current signal, DOCP is more accurate than AOCP. It is recommended to set AOCP higher than DOCP as AOCP may get triggered earlier than DOCP and may result in a drop in output voltage when both AOCP and DOCP are set to same value. When the Digital OCP is triggered from the Analog OCP using docp\_from\_aocp register 0x60[3], a 10-count counter is implemented to count 10 AOCP events, then a signal is sent to the digital block to perform the programmed response The counter is reset after 3 consecutive non-OCP events. The count occurs at the valley of the current. Note that COT switching frequency will decrease when skipping pulses. Figure 24 is an example AOCP response.

The TDA38740A/25A also offers cycle-by-cycle AOCP response with a choice of eight selectable current limits, which are set by the resistance at ILIM pin. The selected OCP limit is loaded to the IC during the power-up and cannot be changed on the fly. To change the OCP limit, users must cycle the EN signal or Vcc voltage. Cycle-by-cycle OCP response allows the TDA38740A/25A to fulfill a brief high current demand, such as a high inrush current during start-up. The output slew rate and the output capacitance will affect the AOCP during startup. At higher output voltages, a higher output slew rate or a higher output capacitance can falsely trigger AOCP at startup. The TON\_RISE time should be increased or output capacitance should be reduced to avoid false triggering of AOCP.



#### **Faults and Protections**

The AOCP is activated when the EN voltage is above its threshold. During AOCP events, the valley of the inductor current is regulated around the AOCP limit. After the first switching cycle from when the AOCP is detected, the valley of the inductor current can drop below the AOCP limit due to cycle skipping. However, as part begins to switch again after cycle skipping, the current will climb up again to AOCP level and it may take a few micro seconds to few hundreds of micro seconds to reach set AOCP level. It should be noted that AOCP events do not pull the PGOOD signal low unless the output voltage eventually drops below the PGOOD\_OFF threshold or Under Voltage Protection (UVP) threshold.

The OCP limits are thermally compensated. The corresponding output dc current can be calculated as follows:

$$I_{out\_OCP} = I_{LIM} + \frac{\Delta i_L}{2}$$

Where:  $I_{out_{OCP}}$  = Output dc current when AOCP is tripped.  $I_{LIM}$  = AOCP limit, which is the valley of inductor current.  $\Delta iL = Peak-peak inductor ripple current.$ 

To avoid inductor saturation during AOCP events, the following criterion is recommended for the inductor saturation current rating.

$$I_{sat} \ge I_{LIM\_max} + \Delta i_L$$

Where: I<sub>sat</sub> is the inductor saturation current and I<sub>LIM\_max</sub> is the maximum spec of the AOCP limit.



AOCP response timing diagram. Figure 24



## Faults and Protections

## **15.2** Output Under Voltage Protection (UVP)

The TDA38740A/25A UVP response is a relative limit configurable from 50 mV to 400 mV in steps of 50 mV using the register bits relative\_uvp\_thresh[2:0] in configuration register 0x5e. The limit is programmed by the VOUT\_UV\_FAULT\_LIMIT PMBus command, and the response is programmed via the VOUT\_UV\_FAULT\_RESPONSE command. Possible responses are ignore, shutdown, and retry indefinitely.

When using the VBT pin to set the output voltage, the VOUT\_COMMAND value should be the same as the VBT pinstrap setting to avoid improper UVP triggering.

When the UVP fault is triggered, a flag is raised and low-side FET is turned ON to drag down the output below 0.25V. After that the both MOSFETs are tri-stated as long as the Vout stays below 0.25V. The part is started again by either cycling the Vcc voltage or the EN signal to the part.

If the response is set to retry, a user defined timer (1 ms to 8 ms in steps of 1 ms) is started as soon as the UVP fault is triggered and the output is tri-stated. At the end of the timer the output is checked against a fixed level of 250 mV. If the output is below this voltage, the start-up sequence is initiated. Otherwise, the timer is reset and the output tri-state continues (both MOSFET's are tri-stated).

There are options for UVP protection to be lifted during voltage transitions (Vboot, Vout transition up and/or down) using the register bits blank\_uv\_sel[1:0] in configuration register 0x60. The options for this register are outlined in Table 16.

| sel | sel Description                                                     |  |  |  |  |  |  |
|-----|---------------------------------------------------------------------|--|--|--|--|--|--|
| 3   | blank UV faults during Vout transition up or down (including Vboot) |  |  |  |  |  |  |
| 2   | blank UV faults during Vout transition up (including Vboot)         |  |  |  |  |  |  |
| 1   | blank UV faults during Vboot                                        |  |  |  |  |  |  |
| 0   | no UV fault blanking                                                |  |  |  |  |  |  |

#### Table 16 Optional UVP blanking via register blank\_uv\_sel (0x60[11:10]).

# 15.3 Over Voltage Protection (OVP)

The OVP response is divided into two parts: Fixed OVP (FOVP) and Relative OVP (ROVP). The Fixed OVP is typically used for start-up, all Vout transitions, and when EN is low. ROVP covers all other situations during operation. Figure 25 depicts an example of when FOVP and ROVP are utilized.

When using the VBT pin to set the output voltage, the VOUT\_COMMAND value should be the same as the VBT pinstrap setting to avoid improper ROVP triggering.

The FOVP has 8 distinct levels (0.8 V, 1 V, 1.2 V, 1.35 V, 1.5 V, 1.8 V, 2.2 V, and 2.85 V in VOUT\_SCALE\_LOOP 1:1 and the levels are doubled in VOUT\_SCALE\_LOOP 1:2. FOVP is programmable via the register fixed\_ovp\_thresh [2:0] in configuration register 0x60. The response to an OVP event is programmed via the VOUT\_OV\_FAULT\_RESPONSE command. OVP can have four responses: ignore, shutdown, and retry n (maximum of 6) times after n (defined by PMBus) msecs before latching and retry forever. The threshold for ROVP is relative to the programmed output voltage, and can be set from 50 mV to 400 mV in steps of 50 mV. The OVP fault can also be blanked by using the bits [13:12] of register 0x60 in common regmap space. Please refer to Table 17 for more details. The threshold for ROVP is relative to the programmed output voltage, and can be set from 50 mV to 400 mV in steps of 50 mV using the I2C register relative\_ovp\_thresh [2:0] (0x5e [14:12]). The PMBUs set ROVP using the VOUT\_OV\_FAULT\_LIMIT command could be overridden by using the relative\_ovp\_thresh\_en (0x5e [15]) bit.

### Table 17 Optional OVP blanking via blank\_ov\_sel(0x60[13:12])

# TDA38740A/25A OptiMOS iPOL

## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



#### Faults and Protections

| sel | Description                                                |  |  |  |  |  |  |
|-----|------------------------------------------------------------|--|--|--|--|--|--|
| 3   | 3 blank OV faults during DVID up or down (including Vboot) |  |  |  |  |  |  |
| 2   | blank OV faults during DVID up (including Vboot)           |  |  |  |  |  |  |
| 1   | blank OV faults during Vboot                               |  |  |  |  |  |  |
| 0   | no OV fault blanking                                       |  |  |  |  |  |  |

When the output triggers an FOVP event the OVP flag is set, the low side switch is turned ON and the high side switch is turned OFF. The low side switch is turned ON until the output voltage is dragged down to the set FOVP threshold. The output voltage then decreases to zero with its natural decay.

When the output triggers an ROVP event, the Vout set point is moved to 0.25V at a controlled slew rate of 30mV/us and the OVP flag is set. Next the low side switch is turned ON and the high side is turned off. This allows the output to discharge until the Vout set point reaches 0.25V or Vout catches up with the VID set point. At this point the low side and high side switches turn ON and OFF as required to maintain the output at the VID set point. How fast the output voltage discharges during this event is determined by the output voltage, output capacitance and output inductor. This determines if the output voltage is indeed discharged to zero by the end of the controlled Vout ramp down.

Please refer to the relative OVP and UVP thresholds table under register 5E[10:8] of the register map app note AN\_2311\_PL12\_2401\_235722 for more information on how to set these thresholds for VOUT\_SCALE\_LOOP 1:1 and VOUT\_SCALE\_LOOP 1:2.

The picture below shows and example of how ROVP and RUVP work during DVID changes in conjuction with blank settings mentioned above. In this example, the ROVP is blanked during the DVID down and Vboot.



Figure 25 OVP example diagram. Note the situations in which FOVP takes over from ROVP.

# **15.4** Over Temperature Protection (OTP)

The temperature is measured by a thermal sensor in the controller die. Temperature protection is programmable via the OT\_FAULT\_LIMIT, OT\_WARN\_LIMIT, and OT\_FAULT\_RESPONSE PMBus registers. The TDA38740A/25A supports three responses: ignore, shutdown, and retry indefinitely. The fault is non-latching.

An OTP event is triggered when the device temperature reaches the OT\_FAULT\_LIMIT. The switching output is tristated and the output discharges, while the controller stays biased with the internal LDO on. With the output Final Datasheet 46 of 70 V2.0

## TDA38740A/25A OptiMOS iPOL 40A/25A Single-voltage Synchronous Buck Regulator with PMBus Faults and Protections



switched off, the device cools until reaching the OTP\_WARN\_LIMIT, and if set to retry, the device will hiccup with the potential for pre-biased startup.

# 15.5 Boot Under Voltage Lockout (UVLO)

The voltage from the BOOT pin to the PHASE pin is monitored on the TDA38740A/25A. If the boot UVLO lower threshold violation is detected within the PWM cycle, the event is counted and a fault is asserted after 10 violations. After 3 consecutive cycles without a BOOT UVLO event (above the lower threshold during the PWM cycle), the counter resets. To clear the fault, the Vcc voltage or the EN signal has to be cycled. The boot UVLO fault is in the fail\_code\_sticky register. This protection can be disabled by setting the bit drv\_uvlo\_boot\_dis (0x006C[10]) to 1.

# 15.6 Minimum On - Time and Minimum Off - Time

The minimum on-time refers to the shortest time for the control MOSFET to be reliably turned on. The minimum off-time refers to the minimum time duration in which the synchronous FET stays on before a new PWM pulse is generated. The minimum off-time is needed for TDA38740A/25A to charge the bootstrap capacitor, and to sense the current of the synchronous MOSFET for OCP.

For applications requiring a small duty cycle, it is important that the selected switching frequency result in an ontime larger than the maximum specification of the minimum on-time in Section 7. Otherwise, the resulting switching frequency may be lower than the desired target. The following formula can be used to check for the minimum on-time requirement.

$$\frac{V_0}{kf_{sw} \times V_{in}} > \max \ spec \ of \ T_{on(\min)}$$

Where  $f_{sw}$  is the desired switching frequency. *k* is the variation of the switching frequency. As a rule of thumb, select k = 1.25 to ensure design margin.

For applications requiring a high duty cycle, it is important to make sure a proper switching frequency is selected so that the resulting off-time is longer than the maximum spec of the minimum off-time in the Section 7 which can be calculated as shown below.

$$\frac{V_{in} - V_0}{k f_{sw} \times V_{in}} > \max \ spec \ of \ T_{off(\min)}$$

Where  $f_{sw}$  is the desired switching frequency. *k* is the variation of the switching frequency. As a rule of thumb, select k = 1.25 to ensure the design margin.

The resulting maximum duty cycle is therefore determined by the selected on-time and minimum off-time.

$$D_{max} = \frac{T_{on}}{T_{on} + T_{off(\min)}}$$

# 15.7 High-Side Short (HSS) Detection

The TDA38740A/25A offers high-side FET short detection. The phase pin is monitored when the low-side FET is active. HSS monitoring happens both at start-up and during normal operation. In an HSS event, if the HSS threshold is reached, the PGOOD pin is de-asserted. Once the HSS threshold is reached, the low-side FET is turned on and switching stops. There is no current reporting during this time. The fault is sticky and only clears when either the Vcc voltage or the EN signal is cycled. This protection can be disabled by setting the bit drv\_hss\_det\_dis (0x006C[11]) to 1.

#### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

Faults Communication



# **16** Faults Communication

TDA38740A/25A supports the the following FAULTs via telemetry: OCP, OVP, UVP and OTP.

## 16.1 PMBUS Slave Addressing

The TDA38740A/25A supports PMBus communication through the use of exclusive addressing. By using a 7-bit address, the user can configure the device to any one of 127 different PMBus addresses. Once the address of the TDA38740A/25A is set, it can be locked to protect it from being overwritten. Optionally, a resistor can be tied to the SM\_ADDR/PROG pin to generate an offset as shown in Figure 26.

Setting a base 7-bit PMBus address of 40h with a resistor offset of +15 sets the 7-bit PMBus address to 4Fh.



Figure 26 SM-ADDR/PROG Pin Components

## 16.2 Real-Time Telemetry

TDA38740A/25A provides real-time accurate measurement of input voltage, output voltage, output current, temperature, output power, and input power over the PMBus interface. The output voltage is calculated based on the output voltage setting and the result is reported through the PMBus.

## 16.3 SMBUS/PMBUS PROTOCOLS

To access TDA38740A and TDA38725A configuration and monitoring registers, four different protocols are required:

- the SMBus Read/Write Byte/Word protocol with/without PEC (for status and monitoring)
- the SMBus Send Byte protocol with/without PEC (for CLEAR\_FAULTS only)
- the SMBus Block Read protocol for accessing Model and Revision information
- the SMBus Process call (for accessing Configuration Registers)

In addition, the TDA38740A/25A supports:

- Alert Response Address (ARA)
- Bus timeout
- Group command for writing to many VRs with one command



#### **Faults Communication**



Figure 27 SMBus Write Byte/Word



#### Figure 28 SMBus Read Byte/Word



#### Figure 29 SMBus Send Byte



Figure 30 SMBus Block Read with Byte Count=1

## TDA38740A/25A OptiMOS iPOL

## 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



#### **Faults Communication**

| S PMB<br>Addre |    | A    | Command | Α | Byte count | Α |
|----------------|----|------|---------|---|------------|---|
| Data Byte      | A* | PEC* | A P     | 7 |            |   |

Figure 31 SMBus Block Write Byte Count=1

Figure 32 SMBALERT\_MASK write

| S  | PMBus<br>Address | W | Α | SMBALERT<br>Mask | Α | Byte count  | Α  | Status Register | Α | ] |
|----|------------------|---|---|------------------|---|-------------|----|-----------------|---|---|
| Sr | Device address   | R | Α | Byte count       | A | Status Mask | A* | PEC*            | N | Ρ |

#### Figure 33 SMBALERT\_MASK read

| S    | PMBus<br>Address | W    | Α      | Com ma nd<br>D0h | Α    | Byte count | A Register address<br>LSB | Α | Register address<br>MSB | Α |
|------|------------------|------|--------|------------------|------|------------|---------------------------|---|-------------------------|---|
|      |                  |      |        |                  |      |            |                           |   |                         |   |
| Data | a Byte LSB A     | Data | a Byte | MSB A*           | PEC* | A P        |                           |   |                         |   |

Figure 34 MFR specific command to Write an MFR Register

| S  | PMBus<br>Address | w | Α | Command<br>D0h   | A | Register address<br>LSB | Α  | Register address<br>MSB | Α | ] |
|----|------------------|---|---|------------------|---|-------------------------|----|-------------------------|---|---|
| Sr | PMBus<br>Address | R | Α | Data Byte<br>LSB | A | Data Byte<br>MSB        | A* | PEC*                    | N | Р |

Figure 35 SMBus Custom Process Call to Read an MFR Register



#### Faults Communication



#### Figure 36 Group Command

| Register<br>Address | COMMAND             | PMBus<br>PROTOCOL                                         | PMBus<br>COMMAND<br>CODE | DESCRIPTION                                                                                                                       |
|---------------------|---------------------|-----------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0x200               | PAGE                | Read/Write<br>Byte                                        | 00h                      | Allows access of each loop via paging.                                                                                            |
| 0x202               | OPERATION           | Read/Write<br>Byte                                        | 01h                      | Enables or disables the output, controls soft off, voltage command source, and margin fault respose.                              |
| 0x204               | ON_OFF_CONFIG       | Read/Write<br>Byte                                        | 02h                      | Configures the combination of CONTROL<br>pin and OPERATION commands needed to<br>turn the unit on and off.                        |
| 0x206               | CLEAR FAULTS        | Send Byte                                                 | 03h                      | Clears contents of Fault registers                                                                                                |
| 0x20A               | PAGE_PLUS_WRITE     | Write Block                                               | 05h                      | Set the PAGE within a device, send a command, and send the data for the command in one packet.                                    |
| 0x20C               | PAGE_PLUS_READ      | Block<br>Write/Read<br>Process Call                       | 06h                      | Set the PAGE within a device, send a command, and read the returned data by the command in one packet                             |
| 0x220               | WRITE_PROTECT       | Read/Write<br>Byte                                        | 10h                      | Protects from overwriting the configuration files and modes accidentally                                                          |
| 0x222               | STORE_DEFAULT_ALL   | Send Byte                                                 | 11h                      | Instructs the device to copy the entire contents of the operating memory to the NVM default store memory                          |
| 0x224               | RESTORE_DEFAULT_ALL | Send Byte                                                 | 12h                      | Instructs the device to reload the contents of NVM default store memory to operating memory                                       |
| 0x22A               | STORE_USER_ALL      | Send Byte                                                 | 15h                      | Instructs the device to copy the entire contents of the operating memory to the NVM user store memory                             |
| 0x22C               | RESTORE_USER_ALL    | Send Byte                                                 | 16h                      | Instructs the device to reload the contents<br>of NVM user store memory to operating<br>memory                                    |
| 0x232               | CAPABILITY          | Read Byte                                                 | 19h                      | Returns 11010000 to indicate Packet Error<br>Checking is supported. Maximum bus<br>speed is 1 MHz                                 |
| 0x236               | SMBALERT_MASK       | Write word,<br>Block Write/<br>Block Read<br>Process Call | 1Bh                      | Set to prevent warning or fault conditions<br>from asserting the SMBALERT# signal. Writ<br>command code for STATUS register to be |

#### Table 18 PMBus Commands Supported



## Faults Communication

|       |                        |                    |     | masked in the low byte, the bit to be masked in the High byte.                                                                                                                  |
|-------|------------------------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x240 | VOUT_MODE              | Read/Write<br>Byte | 20h | Sets the format for VOUT related<br>commands.<br>Linear mode, -8, -9, -10, -11 and -12<br>exponents supported.                                                                  |
| 0x242 | VOUT_COMMAND           | Read/Write<br>Word | 21h | Sets the voltage to which the device should<br>set the output. Format and resolution<br>determined by VOUT_MODE.                                                                |
| 0x248 | VOUT_MAX               | Read/Write<br>Word | 24h | Sets an upper limit on the output voltage<br>the unit can command. Format and<br>resolution according to VOUT_MODE.                                                             |
| 0x24A | VOUT_MARGIN_HIGH       | Read/Write<br>Word | 25h | Sets the margin high vo`ltage when<br>commanded by OPERATION. Must be in<br>format determined by VOUT_MODE.                                                                     |
| 0x24C | VOUT_MARGIN_LOW        | Read/Write<br>Word | 26h | Sets the margin low voltage when commanded by OPERATION. Format and resolution according to VOUT_MODE.                                                                          |
| 0x24E | VOUT_TRANSITION_RATE   | Read/Write<br>Word | 27h | Sets the rate at which the output changes<br>voltage during regulation. Resolution is<br>exponant -3.                                                                           |
| 0x250 | VOUT_DROOP             | Read/Write<br>Word | 28h | Allows the user to set the load-line value in resolution of 5/256 or 25/256 m $\Omega$ .                                                                                        |
| 0x252 | VOUT_SCALE_LOOP        | Read/Write<br>Word | 29h | Used to account for any external<br>attenuation network on VOUT sense<br>feedback and provide correct VOUT<br>reporting.                                                        |
| 0x256 | VOUT_MIN               | Read/Write<br>Word | 2Bh | Sets a lower limit on the commanded<br>output voltage. Format and resolution<br>according to VOUT_MODE                                                                          |
| 0x266 | FREQUENCY_SWITCH       | Read/Write<br>Word | 33h | Sets the switching frequency. Resolution is exponant 1.                                                                                                                         |
| 0x26A | VIN_ON                 | Read/Write<br>Word | 35h | Sets the value of the input voltage at which<br>the unit should begin power conversion.<br>Resolution is exponant -1.                                                           |
| 0x26C | VIN_OFF                | Read/Write<br>Word | 36h | Sets the value of the input voltage at which<br>the unit, once operation has started, should<br>stop power conversion. Resolution is<br>exponant -1.                            |
| 0x270 | IOUT_CAL_GAIN          | Read/Write<br>Word | 38h | Used to calibrate the output current's gain.<br>Resolution is exponant -7.                                                                                                      |
| 0x272 | IOUT_CAL_OFFSET        | Read/Write<br>Word | 39h | Used to null out any offsets in the output<br>current sensing circuitry. Resolution is<br>exponant -4.                                                                          |
| 0x280 | VOUT_OV_FAULT_LIMIT    | Read/Write<br>Word | 40h | Returns the value of the output voltage,<br>measured at the sense or output pins, that<br>causes an output over voltage fault. Format<br>and resolution according to VOUT_MODE. |
| 0x282 | VOUT_OV_FAULT_RESPONSE | Read/Write<br>Byte | 41h | Instructs the device on what action to take in response to an output over voltage fault.                                                                                        |
| 0x288 | VOUT_UV_FAULT_LIMIT    | Read/Write<br>Word | 44h | Returns the value of the output voltage,<br>measured at the sense or output pins, that<br>causes an output under voltage fault.                                                 |



## Faults Communication

\_\_\_\_\_

|       |                        |                    |     | Format and resolution according to VOUT_MODE.                                                                                                                                                                    |
|-------|------------------------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x28A | VOUT_UV_FAULT_RESPONSE | Read/Write<br>Byte | 45h | Instructs the device on what action to take<br>in response to an output under voltage<br>fault.                                                                                                                  |
| 0x28C | IOUT_OC_FAULT_LIMIT    | Read/Write<br>Word | 46h | Sets the value of the output current, in<br>amperes, that causes the over current<br>detector to indicate an over current fault<br>condition. Resolution is exponant -4.                                         |
| 0x28E | IOUT_OC_FAULT_RESPONSE | Read/Write<br>Byte | 47h | Instructs the device on what action to take in response to an output over current fault.                                                                                                                         |
| 0x29E | OT_FAULT_LIMIT         | Read/Write<br>Word | 4Fh | Sets the temperature, in degrees Celsius, of<br>the unit at which it should indicate an over<br>temperature fault. Resolution is exponant<br>0.                                                                  |
| 0x2A0 | OT_FAULT_RESPONSE      | Read/Write<br>Byte | 50h | Instructs the device on what action to take<br>in response to an over temperature fault.<br>Only shutdown and ignore are supported.                                                                              |
| 0x2A2 | OT_WARN_LIMIT          | Read/Write<br>Word | 51h | Sets the temperature, in degrees Celsius, of<br>the unit at which it should indicate an over<br>temperature Warning alarm. Resolution is<br>exponant 0.                                                          |
| 0x2AA | VIN_OV_FAULT_LIMIT     | Read/Write<br>Word | 55h | Sets the value of the input voltage that<br>causes an input over voltage fault.<br>Resolution is exponant -4.                                                                                                    |
| 0x2AC | VIN_OV_FAULT_RESPONSE  | Read/Write<br>Byte | 56h | Instructs the device on what action to take<br>in response to an input over voltage fault.<br>Only shutdown and ignore are supported.                                                                            |
| 0x2BC | POWER_GOOD_ON          | Read/Write<br>Word | 5Eh | Sets the output voltage at which an<br>optional POWER_GOOD signal should be<br>asserted. Format and resolution according<br>to VOUT_MODE.                                                                        |
| 0x2BE | POWER_GOOD_OFF         | Read/Write<br>Word | 5Fh | Sets the output voltage at which an<br>optional POWER_GOOD signal should be<br>negated. Format and resolution according<br>to VOUT_MODE.                                                                         |
| 0x2C0 | TON_DELAY              | Read/Write<br>Word | 60h | Sets the time, in milliseconds, from when a<br>start condition is received (as programmed<br>by the ON_OFF_CONFIG command) until<br>the output voltage starts to rise. Resolution<br>is exponant -1. See Note 17 |
| 0x2C2 | TON_RISE               | Read/Write<br>Word | 61h | Sets the time, in milliseconds, from when<br>the output starts to rise until the voltage<br>has entered the regulation band.<br>Resolution is exponant -1.                                                       |
| 0x2C8 | TOFF_DELAY             | Read/Write<br>Word | 64h | Sets the time (in ms) from when a stop<br>condition is received (as programmed by<br>the ON_OFF_CONFIG command) until the<br>unit stops transferring energy to the<br>output. Resolution is exponant -1.         |
| 0x2CA | TOFF_FALL              | Read/Write<br>Word | 65h | Sets the time, in milliseconds, from the end<br>of the turn-off delay time until the voltage<br>is commanded to zero. Resolution is<br>exponant -1.                                                              |



## Faults Communication

| 0x2F0          | STATUS_BYTE        | Read/Write<br>Byte | 78h | Returns 1 byte where the bit meanings are:<br>Bit <7> Reserved<br>Bit <6> Output off (due to fault or enable)<br>Bit <5> Output over-voltage fault<br>Bit <4> Output over current fault<br>Bit <3> Not supported<br>Bit <2> Temperature fault<br>Bit <1> Communication/Memory/Logic<br>fault<br>Bit <0>: None of the Above |
|----------------|--------------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x2F2          | STATUS_WORD        | Read/Write<br>Word | 79h | Returns 2 bytes where the Low byte is the<br>same as the STATUS_BYTE data. The High<br>byte has bit meanings are:<br>Bit <7> Output voltage fault<br>Bit <6> Output current fault<br>Bit <5> Input voltage fault.<br>Bit <4> MFR_SPECIFIC<br>Bit <3> POWR GOOD#<br>Bit <2:0> Not Supported                                 |
| 0x2F4          | STATUS_VOUT        | Read/Write<br>Byte | 7Ah | Bit <7> Output over voltage Fault<br>Bit <6> Not Supported<br>Bit <5> Not Supported<br>Bit <4> Output under voltage Fault<br>Bit <3> VOUT_MAX Warning<br>Bit <2:0> Not Supported                                                                                                                                           |
| 0x2F6          | STATUS_IOUT        | Read/Write<br>Byte | 7Bh | Bit <7> Output Over current Fault<br>Bit <6> Not Supported<br>Bit <5:0> Not Supported                                                                                                                                                                                                                                      |
| 0x2F8          | STATUS_INPUT       | Read/Write<br>Byte | 7Ch | Bit <7> Input over voltage Fault<br>Bit <6:4> Not Supported<br>Bit <3> Off due to VIN_LOW<br>Bit <2:0> Not Supported                                                                                                                                                                                                       |
| 0x2FA          | STATUS_TEMPERATURE | Read/Write<br>Byte | 7Dh | Bit <7> Over Temperature Fault<br>Bit <6> Over Temperature Warning<br>Bit <5:0> Reserved                                                                                                                                                                                                                                   |
| 0x2FC          | STATUS_CML         | Read/Write<br>Byte | 7Eh | Returns 1 byte where the bit meanings are:<br>Bit <7> Invalid or unsupported command<br>Bit <6> Invalid or unsupported data<br>Bit <5> PEC fault<br>Bit <4> OTP Store/Restore Error<br>Bit <3:2> Reserved<br>Bit <1> Other communication fault not<br>listed here<br>Bit <0> Reserved                                      |
|                | READ_VIN           | Read Word          | 88h | Returns the input voltage in Volts                                                                                                                                                                                                                                                                                         |
| 0x310          |                    | 1                  |     |                                                                                                                                                                                                                                                                                                                            |
| 0x310<br>0x312 | READ_IIN           | Read Word          | 89h | Returns the input current in Amperes                                                                                                                                                                                                                                                                                       |



### Faults Communication

| 0x318 | READ_IOUT          | Read Word                              | 8Ch | Returns the output current in Amperes                                                                                                                                                                         |
|-------|--------------------|----------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31A | READ_TEMPERATURE_1 | Read Word                              | 8Dh | Returns the addressed loop NTC temperature in degrees Celsius                                                                                                                                                 |
| 0x32C | READ_POUT          | Read Word                              | 96h | Returns the output power in Watts                                                                                                                                                                             |
| 0x32E | READ_PIN           | Read Word                              | 97h | Returns the input power in Watts                                                                                                                                                                              |
| 0x330 | PMBUS_REVISION     | Read Byte                              | 98h | PMBus Rev 1.3                                                                                                                                                                                                 |
| 0x332 | MFR_ID             | Block<br>Read/Write<br>Byte count = 2  | 99h | The MFR_ID is set to IR (ASCII 52 49) unless programmed differently in the USER registers of the controller.                                                                                                  |
| 0x334 | MFR_MODEL          | Block<br>Read/Write,<br>Byte count = 2 | 9Ah | The MFR_MODEL is the same as the device<br>ID if the USER register for Manufacturer<br>model is 00. Otherwise MFR_Model<br>command returns the value in the USER<br>register for MFR_MODEL.                   |
| 0x336 | MFR_REVISION       | Block Read,<br>Byte count = 2          | 9Bh | The MFR_REVISION is the same as the<br>device revision if the USER register for<br>Manufacturer revision is 00. Otherwise<br>MFR_REVISION command returns the value<br>in the USER register for MFR_REVISION. |
| 0x35A | IC_DEVICE_ID       | Block Read                             | ADh | Returns a 1-byte code with the following<br>values:<br>A8h = TDA38740A<br>A9h = TDA38725A                                                                                                                     |
| 0x35C | IC_DEVICE_REV      | Block Read                             | AEh | The IC revision that is stored inside the IC                                                                                                                                                                  |
| 0x382 | MFR_VENDOR_INFO_1  | Read Word                              | C1h | Returns the product id and silicon revision                                                                                                                                                                   |
| 0x384 | MFR_VENDOR_INFO_2  | Read/ write<br>Wod                     | C2h | Available for vendor use. Default 0x0                                                                                                                                                                         |
| 0x3A0 | MFR_READ/WRITE_REG | Custom MFR<br>protocol                 | D0h | Read/Write I2C registers                                                                                                                                                                                      |

Note:

17. There is an additional delay of upto 100 us to the TON\_DELAY

## TDA38740A/25A OptiMOS iPOL

#### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

**Faults Communication** 

### 16.4 11-BIT Linear Data Format

Monitored parameters use the Linear Data Format encoding into 1 Word (2 bytes), where:

 $Value = Y * 2^N$ 

Note N and Y are "signed" values. If VOUT is set to linear format (by VOUT\_MODE), then N is set by the VOUT\_MODE command and only Y is returned in the data-field as a 16-bit unsigned number.



Figure 37 11-Bit Linear Data Format

## 16.5 16-BIT Linear Data Format

This format is only used for VOUT related commands (READ\_VOUT, VOUT\_COMMAND, VOUT\_MARGIN\_HIGH, VOUT\_MARGIN\_LOW, POWER\_GOOD\_ON, and POWER\_GOOD\_OFF):

 $Value = Y * 2^N$ 

Note N and Y are "signed" values. If VOUT is set to linear format (by VOUT\_MODE), then N is set by the VOUT\_MODE command and only Y is returned in the data-field as a 16-bit unsigned number.



#### Figure 38 16-BIT Linear Data Format



# TDA38740A/25A OptiMOS iPOL

#### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus

Design example

# 17 Design example

In this section, an example is used to explain how to design a buck regulator with the TDA38740A/25A. The application circuit is shown in Figure 3. The design specifications are given below.

- PV<sub>in</sub> = 12 V (±10%)
- V<sub>o</sub> = 1.0 V
- I<sub>o</sub> = 40 A
- $V_{\circ}$  ripple voltage =  $\pm 1\%$  of  $V_{\circ}$
- Load transient response =  $\pm$  3% of V<sub>o</sub> with a step load current = 9 A and slew rate = 30 A/µs

# 17.1 Enabling the TDA38740A/25A

The TDA38740A/25A has a precise Enable threshold voltage, the Enable feedback resistor,  $R_{EN1}$  and  $R_{EN2}$ , can be calculated as follows.

$$\begin{aligned} PV_{in(\min)} \times \frac{R_{EN2}}{R_{EN1} + R_{EN2}} &\geq V_{EN(\max)} \\ R_{EN2} &\geq R_{EN1} \times \frac{V_{EN(\max)}}{PV_{in(\min)} - V_{EN(\max)}} \end{aligned}$$

Where  $V_{EN(max)}$  is the maximum spec of the En-start-threshold as defined in the Absolute Maximum Ratings table. For  $PV_{in (min)} = 10.8 V$ , select  $R_{EN1} = 49.9 k\Omega$  and  $R_{EN2} > 3.4 k\Omega$ .  $R_{EN2}$  suggested = 7.5 k\Omega

# 17.2 Programming the Switching Frequency and Operation Mode

The TDA38740A/25A has very good efficiency performance and is suitable for high switching frequency operation. In this case, 800 kHz is selected to achieve a good compromise between the efficiency, passive component size and dynamic response. In addition, FCCM operation is selected to ensure a small output ripple voltage over the entire load range. The switching frequency and FCCM operation can be selected via register bits.

# 17.3 Selecting Input Capacitors

Without input capacitors, the pulse current of the Control MOSFET is provided directly from the input supply power. Due to the impedance of the cable, the pulse current can cause disturbances in the input voltage and potential EMI issues. The input capacitors filter the pulse current, resulting in almost constant current from the input supply. The input capacitors should be selected to tolerate the input pulse current, and to reduce the input voltage ripple. The RMS value of the input ripple current can be expressed by:

$$I_{RMS} = I_o \times \sqrt{D \times (1 - D)}$$
$$D = \frac{V_o}{PV_{in}}$$

Where  $I_{RMS}$  is the RMS value of the input capacitor current.  $I_o$  is the output current and D is the Duty Cycle. For  $I_o = 40$  A and  $D_{(max)} = 0.09$ , the resulting RMS current flowing into the input capacitor is  $I_{rms} = 11.6$  A.

To meet the requirement of the input ripple voltage, the minimum input capacitance can be calculated as follows.

$$C_{in(\min)} > \frac{I_o \times (1 - D) \times D}{f_{sw} \times (\Delta PV_{in} - ESR \times I_o \times (1 - D))}$$

**Final Datasheet** 





Where  $\Delta PV_{in}$  is the maximum allowable peak-to-peak input ripple voltage, and ESR is the equivalent series resistor of the input capacitors. Ceramic capacitors are recommended due to their low ESR, ESL and high RMS current capability. For I<sub>o</sub> = 40 A, f<sub>sw</sub> = 800 kHz, ESR = 3 mΩ, and  $\Delta PV_{in}$  = 240 mV, C<sub>in(min)</sub> > 32 µF. To account for the de-rating of ceramic capacitors under a bias voltage, 8 x 22 µF/0805/25 V MLCC and 1 x 4.7uF/25 V MLCC are used for the input capacitors. In addition, a bulk capacitor is recommended if the input supply is not located close to the voltage regulator.

## 17.4 Inductor Selection

The inductor is selected based on output power, operating frequency and efficiency requirements. A low inductor value results in a large ripple current, lower efficiency and high output noise, but helps with size reduction and transient load response. Generally, the desired peak-to-peak ripple current in the inductor ( $\Delta$ i) is found between 20% and 50% of the output current.

The inductor saturation current must be higher than the maximum specification of the OCP limit plus the peakto-peak inductor ripple current. For some core materials, inductor saturation current may decrease as temperature increases. So it is important to check the inductor saturation current at the maximum operating temperature.

The inductor value for the desired operating ripple current can be determined using the following relation:

$$L = (PV_{in(\max)} - V_o) \times \frac{D_{min}}{\Delta i_{L(\max)} \times F_{sw}}$$
$$D_{min} = \frac{V_o}{PV_{in(\max)}}$$

$$I_{sat} \ge OCP_{max} + \Delta i_{L(max)}$$

Where:  $PV_{in(max)} = Maximum input voltage; \Delta iL_{max} = Maximum peak-to-peak inductor ripple current; OCP_{max} = maximum spec of the OCP limit as defined in Section 15.1, and I_{sat} = inductor saturation current. In this case, select inductor L =150 nH to achieve <math>\Delta iL_{max} = 25\%$  of I<sub>omax</sub>. The I<sub>sat</sub> should be no less than 52 A.

## 17.5 Output Capacitor Selection

The output capacitor selection is mainly determined by the output voltage ripple and transient requirements.

To satisfy the  $V_{\circ}$  ripple requirement,  $C_{\circ}$  should satisfy the following criterion.

$$C_o > \frac{\Delta i_{Lmax}}{8 \times \Delta V_{or} \times f_{sw}}$$

Where  $\Delta V_{or}$  is the desired peak-to-peak output ripple voltage. For  $\Delta i L_{max}$ = 7.5 A,  $\Delta V_{or}$  =20 mV,  $f_{sw}$  = 800 kHz,  $C_o$  must be larger than 59  $\mu$ F. The ESR and ESL of the output capacitors, as well as the parasitic resistance or inductance due to PCB layout, can also contribute to the output voltage ripple. It is suggested to use Multi-Layer Ceramic Capacitor (MLCC) for their low ESR, ESL and small size.

To meet the transient response requirements, the output capacitors should also meet the following criterion.

$$C_o > \frac{L \times \Delta I_{o(\max)}^2}{2 \times \Delta V_{oL} \times V_o}$$

Where  $\Delta V_{OL}$  is the allowable V<sub>o</sub> deviation during the load transient.  $\Delta I_{o(max)}$  is the maximum step load current. Please note that the impact of ESL, ESR, control loop response, transient load slew rate, and PWM latency is not considered in the calculation shown above. Extra capacitance is usually needed to meet the transient requirements. As a rule of thumb, we can triple the C<sub>o</sub> that is calculated above as a starting point, and then optimize the design based on the bench measurement. In this case, to meet the transient load requirement (i.e.

## TDA38740A/25A OptiMOS iPOL

#### 40A/25A Single-voltage Synchronous Buck Regulator with PMBus



#### Design example

 $\Delta V_{OL}$ = 30 mV,  $\Delta I_{o(max)}$  = 9 A), select C<sub>o</sub> = ~600  $\mu$ F. For more accurate estimation of C<sub>o</sub>, simulation tool should be used to aid the design.

## **17.6 Bootstrap Capacitor**

For most applications, a 0.1  $\mu$ F ceramic capacitor is recommended for bootstrap capacitor placed between PHASE and BOOT Pin. For applications requiring PV<sub>in</sub> equal to or above 14 V, a small resistor of 1~2  $\Omega$  should be used in series with the BOOT pin to ensure the maximum SW node spike voltage does not exceed 20 V.

## 17.7 VIN and Vcc/LDO bypass Capacitor

Please see the recommendation in 13.4 on the internal LDO. A 4.7 $\mu$ F MLCC is selected for the Vcc/LDO bypass capacitor and a 4.7  $\mu$ F MLCC is selected for the VIN bypass capacitor.

## **17.8 Design Recommendations**

Listed below are the design recommendations for proper device operation:

- A 100 Ohm minimum load resistor should be connected across the output
- Add a 0.1 uF and 1 uF ceramic cap across PVIN and PGND
- Add 0.1 uF and 4.7 uF across VDRV to PGND.
- The internal LDO should not be used to power external devices

40A/25A Single-voltage Synchronous Buck Regulator with PMBus



#### Layout Recommendations

# 18 Layout Recommendations

PCB layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results. The following design guidelines are recommended to achieve the best performance.

- Bypass capacitors, including input/output capacitors, VIN, VCC and VDRV bypass capacitors, should be placed as close to the corresponding pins as possible.
- Place bypass capacitors from TDA38740A/25A power input (Drain of Control MOSFET) to PGND (Source of Synchronous MOSFET) to reduce noise and ringing in the system. The output capacitors should be terminated to a ground plane that is away from the input PGND to mitigate the switching spikes on the Vo. The bypass capacitor shared by VCC and VDRV should be terminated to PGND.
- Place a boot strap capacitor near the TDA38740A/25A BOOT and PHASE pin as close as possible to minimize the loop inductance.
- SW node copper should only be routed on the top layer to minimize the impact of switching noise.
- Connect the AGND pin to the PGND pad through a single point connection. On the TDA38740A/25A demo board, the AGND pin is connected to the exposed PGND pad with a copper trace.
- Via holes can be placed on PVin and PGND pads to aid thermal dissipation.
- Wide copper polygons are desired for PVin and PGND connections in favor of power loss reduction and thermal dissipation. Sufficient via holes should be used to connect power traces between different layers.
- Output voltage sensing in TDA38740A/25A is done differentially using the VOSENP and VOSENM pins.
  - A pair of PCB traces with at least 15 mil trace width, running close to each other and away from any noise sources such as inductors and SW nodes, should be used to implement Kelvin sensing of the voltage across a high-frequency bypass capacitor of 0.1 μF or higher.
  - The ground connection of the remote sensing signal must be terminated at the VOSENM pin.
  - The Vo connection of the remote sensing signal must be connected to the feedback resistor divider with the lower feedback resistor terminated at VOSENM pin for output voltages greater than 2.5 V.
  - Shield the pair of remote sensing lines with ground planes above and below.
  - Do **NOT** connect the VOSENM pin and the AGND pin in this configuration
- The EN pin and configuration pins including SM\_ADDRS/PROG, VBT, MODE/TON, and ILIM should be terminated to a quiet ground. On the TDA38740A/25A standard demo board, they are terminated at the PGND copper plane away from the power current flow. Alternatively, they can be terminated to a dedicated AGND PCB trace.



Layout Recommendations

## **18.1 PCB Metal and Component Placement**

Evaluation has shown that the best overall performance is achieved using the substrate/PCB layout as shown in the following figures. PQFN devices should be placed to an accuracy of 0.050 mm on both X and Y axes. Self-centering behavior is highly dependent on solders and processes, and experiments should be run to confirm the limits of self-centering on specific processes.

For further information, please refer to the "Recommendationd for Board Assembly of Infineon Integrated Packages without Lead" Application note <u>https://ecmpub.infineon.com/dctm-publish/ecmdata/tech\_0460/Z8F80291788.pdf</u>.



Figure 39 PCB metal pad sizing and spacing (all dimensions in mm)

# 18.2 Solder Resist

Infineon recommends that larger Power or Land Area pads are Solder Mask Defined (SMD.) This allows the underlying copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability. When using SMD pads, the underlying copper traces should be at least 0.05 mm larger (on each edge) than the Solder Mask window, in order to accommodate any layer to layer misalignment. (i.e. 0.1



#### Layout Recommendations

mm in X and Y). When using NSMD pads, the Solder Resist Window should be larger than the Copper Pad by at least 0.025 mm on each edge, (i.e. 0.05 mm in X&Y,) in order to accommodate any layer to layer misalignment. Ensure that the solder resist in-between the smaller signal lead areas is at least 0.15 mm wide, due to the high x/y aspect ratio of the solder mask strip.



Figure 40 Solder resist

## 18.3 Stencil Design

Stencils for PQFN packages can be used with thicknesses of 0.100-0.250 mm (0.004-0.010"). Stencils thinner than 0.100 mm are unsuitable because they deposit insufficient solder paste to make good solder joints with the ground pad; high reductions sometimes create similar problems. Stencils in the range of 0.125 mm-0.200 mm (0.005-0.008"), with suitable reductions, give the best results.

A recommended stencil design is shown in Figure 41. This design is for a stencil thickness of 0.127 mm (0.005"). The reduction should be adjusted for stencils of other thicknesses.



#### Layout Recommendations



Figure 41 Stencil pad size and spacing (all dimensions in mm)



Package

# 19 Package

# **19.1** Marking Information





# **19.2 Dimensions**





Package







#### Package







# 19.3 Tape and Reel Information



Figure 46 Dimensions and Pin 1 Orientation in Tape & Reel



# 20 Environmental Qualifications

#### Table 19

| Qualification Level Moisture Sensitivity |                      | Inc                            | Industrial                                                                                                                                                                                           |  |
|------------------------------------------|----------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                          |                      | 5 x 6 mm QFN Package           | JEDEC Level 2 @ 260°C                                                                                                                                                                                |  |
| ESD                                      | Human Body Model     | ANSI/ESDA/JEDEC JS-001, Cl     | ANSI/ESDA/JEDEC JS-001, Class 2 (2000V to < 4000V)                                                                                                                                                   |  |
|                                          | Charged Device Model | ANSI/ESDA/JEDEC JS-002, Cl     | ANSI/ESDA/JEDEC JS-002, Class C3 (≥ 1000V)                                                                                                                                                           |  |
| RoHS2 Compliant                          |                      | annex II to EU Directive 2011, | This product follows EU Directive 2015/863/EU amending<br>annex II to EU Directive 2011/65/EU(RoHS) and contains Pb<br>according RoHS exemption 7a, Lead in high melting<br>temperature type solders |  |



#### **Revision History**

#### TDA38740A

#### Revision 2024-04-16, Rev. 2.0

| Revision | Date       | Subjects (major changes since last revision)                                          |
|----------|------------|---------------------------------------------------------------------------------------|
| 1.0      | 2023-02-21 | Release of preliminary version                                                        |
| 1.1      | 2023-12-19 | Updated Table 1, Table 12, Section 13.2, Section 13.3, Sections 14.1 and Section 14.3 |
| 2.0      | 2024-04-16 | Release of final datasheet                                                            |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

#### Disclaimer

We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2024 Infineon Technologies AG All Rights Reserved.

Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

**Information** For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.