Arm® Cortex®-M3 microcontroller with LIN and BLDC MOSFET driver for automotive applications A step Extended operating temperature range (grade 0) # **Features** - 32-bit Arm®\* Cortex®-M3 core - 256 KB flash - 8 KB RAM - On-chip OSC and PLL for clock generation - MOSFET driver including charge pump - 1 LIN 2.2 transceiver - Two differential 14-bit sigma-delta ADCs - High-speed operational amplifier for motor current sensing via shunt - Single power supply from 5.5 V to 28 V - Temperature range T<sub>i</sub> = -40°C to +175°C # **Potential applications** - Wiper - Auxiliary pumps - Fans - Window lift - Sunroof - Tailgate # **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100/101. # **Description** | Туре | Orderable part number (OPN) | Design step | Package | Marking | |----------------|-----------------------------|-------------|------------|---------| | TLE9872-2QTW40 | TLE98722QTW40XUMA1 | A | TQFP-48-10 | | Arm and Cortex are registered trademarks of Arm Limited, UK # **Table of contents** | <b>1</b><br>1.1 | Overview Abbreviations | | |----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 2 | Block diagram | 10 | | <b>3</b><br>3.1<br>3.2 | Device pinout and pin configuration | . 11 | | 4 | Modes of operation | 15 | | 5.1<br>5.2<br>5.2.1<br>5.2.2<br>5.3<br>5.3.1<br>5.3.2<br>5.3.3 | Power management unit (PMU) Features Introduction Block diagram PMU modes overview Power supply generation unit (PGU) Voltage regulator 5.0 V (VDDP) Voltage regulator 1.5 V (VDDC) External voltage regulator 5.0 V (VDDEXT) | 18<br>19<br>21<br>22<br>22<br>23<br>24 | | 6<br>6.1<br>6.2<br>6.2.1<br>6.3<br>6.3.1 | System control unit – digital modules (SCU-DM) Features Introduction Block diagram Clock generation unit Low-precision clock | 25<br>25<br>26<br>28 | | <b>7</b><br>7.1<br>7.2<br>7.2.1 | System control unit – power modules (SCU-PM) Features Introduction Block diagram | . 29<br>. 29 | | 8<br>8.1<br>8.2<br>8.2.1 | Arm® Cortex®-M3 core Features Introduction Block diagram | 31 | | 9.1<br>9.2<br>9.2.1<br>9.3<br>9.3.1 | DMA controller Features Introduction Block diagram Functional description DMA mode overview | 33<br>34<br>34<br>35 | | 10 | Address space organization | 36 | | 11<br>11.1<br>11.2<br>11.2.1<br>11.3 | Memory control unit Features Introduction Block diagram NVM module (flash memory) | 37<br>37<br>37 | | 12 | Interrupt system | 40 | |--------------------|-------------------------------------|----| | 12.1 | Features | 40 | | 12.2 | Introduction | 40 | | 12.2.1 | Overview | 40 | | 13 | Watchdog timer (WDT1) | 42 | | 13.1 | Features | 42 | | 13.2 | Introduction | 43 | | 14 | GPIO ports and peripheral I/O | 44 | | 14.1 | Features | 44 | | 14.2 | Introduction | 44 | | 14.2.1 | Port 0 and port 1 | 44 | | 14.2.2 | Port 2 | 46 | | 14.3 | TLE9872-2QTW40 port module | 47 | | 14.3.1 | Port 0 | 47 | | 14.3.1.1 | Port 0 functions | 47 | | 14.3.2 | Port 1 | 49 | | 14.3.2.1 | Port 1 functions | 49 | | 14.3.3 | Port 2 | 51 | | 14.3.3.1 | Port 2 functions | 51 | | 15 | General-purpose timer units (GPT12) | 52 | | 15.1 | Features | 52 | | 15.1.1 | Features of block GPT1 | 52 | | 15.1.2 | Features of block GPT2 | 52 | | 15.2 | Introduction | 53 | | 15.2.1 | Block diagram of GPT1 | 54 | | 15.2.2 | Block diagram of GPT2 | 55 | | 16 | Timer2 and Timer21 | 56 | | 16.1 | Features | 56 | | 16.2 | Introduction | 56 | | 16.2.1 | Timer2 and Timer21 mode overview | 56 | | 17 | Timer3 | 58 | | 17.1 | Features | 58 | | 17.2 | Introduction | 58 | | 17.3 | Functional description | 58 | | 17.3.1 | Timer3 modes overview | 58 | | 18 | Capture/compare unit 6 (CCU6) | 60 | | 18.1 | Feature set overview | | | 18.2 | Introduction | 61 | | 18.2.1 | Block diagram | | | 19 | UART1/UART2 | 63 | | <b>-</b> 9<br>19.1 | Features | | | 19.2 | Introduction | | | 19.2.1 | Block diagram | | | 19.3 | UART modes | | | 20 | LIN transceiver | 65 | | 20.1<br>20.2<br>20.2.1 | Features Introduction Block diagram | 66 | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------| | <b>21</b><br>21.1<br>21.2<br>21.2.1 | High-speed synchronous serial interface (SSC1/SSC2) Features Introduction Block diagram | 67<br>68 | | 22<br>22.1<br>22.2<br>22.2.1<br>22.2.1.1 | Measurement unit Features Introduction Block diagram BEMF comparator block diagram | 69<br>69<br>71<br>72 | | 23.1<br>23.2<br>23.2.1<br>23.2.1<br>23.2.2 | Measurement core module (incl. ADC2) Features Introduction Block diagram Measurement core module mode overview | 73<br>73<br>73 | | <b>24</b><br>24.1<br>24.2<br>24.2.1 | 10-bit analog-to-digital converter (ADC1) Features Introduction Block diagram | 75<br>75 | | <b>25</b><br>25.1<br>25.2<br>25.2.1 | 14-Bit Sigma Delta ADC (ADC3 / ADC4) Features Functional description Input voltage range of SDADC | 77<br>77 | | <b>26</b><br>26.1<br>26.2<br>26.2.1 | High-voltage monitor input Features Introduction Block diagram | 79<br>79 | | <b>27</b><br>27.1<br>27.2<br>27.2.1<br>27.2.2 | Bridge driver (incl. charge pump) Features Introduction Block diagram General | 80<br>80<br>81 | | 28<br>28.1<br>28.2<br>28.2.1 | Current sense amplifier Features Introduction Block diagram | 82<br>82 | | <b>29</b><br>29.1<br>29.2 | Application information | 84 | | <b>30</b><br>30.1<br>30.1.1 | Electrical characteristics | 87 | | 32 | Revision history | 133 | |----------|--------------------------------------------------------|------| | 31 | Package information | 132 | | 30.13.1 | Electrical characteristics | 130 | | 30.13 | Operational amplifier | | | 30.12.1 | Electrical characteristics | 125 | | 30.12 | MOSFET driver | | | 30.11.1 | Electrical characteristics | 124 | | 30.11 | High-voltage monitoring input | | | 30.10.1 | Analog/Digital converter parameters | 122 | | 30.10 | 14-Bit sigma delta ADC (ADC3 / ADC4) | 122 | | 30.9.2 | Electrical characteristics of the ADC1 (10-bit) | | | 30.9.1 | Electrical characteristics of VAREF | | | 30.9 | ADC1 reference voltage - VAREF | 119 | | 30.8.3.2 | ADC2 specifications | 118 | | 30.8.3.1 | ADC2 reference voltage VBG | 118 | | 30.8.3 | ADC2 VBG | 118 | | 30.8.2 | Central temperature sensor parameters | 117 | | 30.8.1 | System voltage measurement parameters | 113 | | 30.8 | Measurement unit | 113 | | 30.7.1 | SSC timing parameters | 112 | | 30.7 | High-speed synchronous serial interface | 112 | | 30.6.1 | Electrical characteristics | 108 | | 30.6 | LIN transceiver | 108 | | 30.5.3 | DC parameters of port 2 | 106 | | 30.5.2 | DC parameters of port 0, port 1, TMS, and reset | 104 | | 30.5.1 | Description of the keep and force currents | 103 | | 30.5 | Parallel ports (GPIO) | | | 30.4.1 | Flash parameters | 102 | | 30.4 | Flash memory | 102 | | 30.3.1 | Parameters of oscillators and PLLs | 100 | | 30.3 | System clocks | | | 30.2.5 | Power-down voltage regulator (PMU subblock) parameters | | | 30.2.4.1 | Load-sharing scenario for the VPRE regulator | . 98 | | 30.2.4 | VPRE voltage regulator (PMU subblock) parameters | . 98 | | 30.2.3 | VDDEXT voltage regulator (5.0 V) parameters | . 97 | | 30.2.2 | PMU core supply (VDDC) parameters | . 96 | | 30.2.1 | PMU I/O supply (VDDP) parameters | . 94 | | 30.2 | Power management unit (PMU) | . 94 | | 30.1.5 | Timing characteristics | . 93 | | 30.1.4 | Thermal resistance | . 93 | | 30.1.3 | Current consumption | . 91 | | 30.1.2 | Functional range | . 90 | 5 #### Overview ### 1 Overview #### **Summary of Features** - 32-bit Arm® Cortex®-M3 core - Up to 40 MHz clock frequency - One clock per machine cycle architecture - · On-chip memory - 256 KB flash including - 4 KB EEPROM (emulated in flash) - 512 byte 100-time programmable memory (100TP) - 8 KB RAM - Boot ROM for startup firmware and flash routines - · On-chip OSC and PLL for clock generation - PLL loss-of-lock detection - MOSFET driver including charge pump - 10 general-purpose I/O Ports (GPIO) - 5 analog inputs, 10-bit A/D Converter (ADC1) - 2 differential Sigma Delta 14-bit ADC (ADC3/4) - 16-bit timers GPT12, Timer2, Timer21, and Timer3 - Capture/compare unit for PWM signal generation (CCU6) - 2 full-duplex serial interfaces (UART) with LIN support (for UART1 only) - 2 synchronous serial channels (SSC) - · On-chip debug support via 2-wire SWD - 1 LIN 2.2 transceiver - 1 high-voltage monitoring input - Single power supply from 5.5 V to 27 V - Extended power supply voltage range from 3 V to 28 V - Low-dropout voltage regulators (LDO) - · High-speed operational amplifier for motor current sensing via shunt - 5 V voltage supply for external loads (e.g., Hall sensor) - Core logic supply at 1.5 V - Programmable window watchdog (WDT1) with independent on-chip clock source - Power-saving modes - MCU slow-down mode - Sleep mode - Stop mode - Cyclic wake-up sleep mode - Power-on and undervoltage/brownout reset generator - Overtemperature protection - · Short-circuit protection - Loss of clock detection with fail-safe mode entry for low system power consumption #### Overview - Temperature range $T_i = -40$ °C to +175°C - Package TQFP-48 - Green package (RoHS compliant) - AEC-qualified # Overview # 1.1 Abbreviations The following acronyms and terms are used within this document. List see in **Table 1**. Table 1 Acronyms | Acronyms | Name | | | | | | |----------|-----------------------------------------------------|--|--|--|--|--| | AHB | Advanced High-performance Bus | | | | | | | APB | Advanced Peripheral Bus | | | | | | | CCU6 | Capture compare unit 6 | | | | | | | CGU | Clock generation unit | | | | | | | CMU | Cyclic management unit | | | | | | | СР | Charge pump for MOSFET driver | | | | | | | CSA | Current-sense amplifier | | | | | | | DPP | Data post-processing | | | | | | | ECC | Error correction code | | | | | | | EEPROM | Electrically erasable programmable read only memory | | | | | | | EIM | Exceptional interrupt measurement | | | | | | | FSM | Finite state machine | | | | | | | GPIO | General-purpose input/output | | | | | | | H-Bridge | Half-bridge | | | | | | | ICU | Interrupt control unit | | | | | | | IEN | Interrupt enable | | | | | | | IIR | Infinite impulse response | | | | | | | LDM | Load instruction | | | | | | | LDO | Low-dropout voltage regulator | | | | | | | LIN | Local interconnect network | | | | | | | LSB | Least significant bit | | | | | | | LTI | Lead tip inspection | | | | | | | MCU | Microcontroller unit | | | | | | | MF | Measurement functions | | | | | | | MPU | Memory protection unit | | | | | | | MRST | Master receive, slave transmit | | | | | | | MSB | Most significant bit | | | | | | | MTSR | Master transmit, slave receive | | | | | | | MU | Measurement unit | | | | | | | NMI | Non-maskable interrupt | | | | | | | NVIC | Nested vector interrupt controller | | | | | | | NVM | Non-volatile memory | | | | | | | OPN | Orderable part number | | | | | | | OSC | Oscillator | | | | | | | ОТР | One-time programmable | | | | | | # Overview Table 1Acronyms (cont'd) | PBA Peripheral bridge PCU Power control unit PD Pull-down PGU Power supply generation unit PLL Phase-locked loop PPB Private Peripheral Bus PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Peregulator WMDT1 Watchdog timer in SCU-DM | Acronyms | Name | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------|--|--|--|--|--| | PD Pull-down PGU Power supply generation unit PLL Phase-locked loop PPB Private Peripheral Bus PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit - digital modules SCU-PM System control unit - power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm* Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator | PBA | Peripheral bridge | | | | | | | PGU Power supply generation unit PLL Phase-locked loop PPB Private Peripheral Bus PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PCU | Power control unit | | | | | | | PLL Phase-locked loop PPB Private Peripheral Bus PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PD | Pull-down | | | | | | | PPB Private Peripheral Bus PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PGU | Power supply generation unit | | | | | | | PU Pull-up PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Peregulator WDT Watchdog timer in SCU-DM | PLL | Phase-locked loop | | | | | | | PWM Pulse-width modulation RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PPB | Private Peripheral Bus | | | | | | | RAM Random-access memory RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PU | Pull-up | | | | | | | RCU Reset control unit rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | PWM | Pulse-width modulation | | | | | | | rfu Reserved for future use RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | RAM | Random-access memory | | | | | | | RMU Reset management unit ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | RCU | Reset control unit | | | | | | | ROM Read-only memory SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | rfu | Reserved for future use | | | | | | | SCU-DM System control unit – digital modules SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | RMU | Reset management unit | | | | | | | SCU-PM System control unit – power modules SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | ROM | Read-only memory | | | | | | | SFR Special function register SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SCU-DM | System control unit – digital modules | | | | | | | SOW Short open window (for WDT) SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SCU-PM | System control unit – power modules | | | | | | | SPI Serial Peripheral Interface SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SFR | Special function register | | | | | | | SSC Synchronous serial channel STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SOW | Short open window (for WDT) | | | | | | | STM Store instruction SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SPI | Serial Peripheral Interface | | | | | | | SWD Arm® Serial Wire Debug TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SSC | Synchronous serial channel | | | | | | | TCCR Temperature compensation control register TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | STM | Store instruction | | | | | | | TMS Test mode select TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | SWD | Arm® Serial Wire Debug | | | | | | | TSD Thermal shut-down UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | TCCR | Temperature compensation control register | | | | | | | UART Universal asynchronous receiver-transmitter VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | TMS | Test mode select | | | | | | | VBG Voltage reference bandgap VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | TSD | Thermal shut-down | | | | | | | VCO Voltage-controlled oscillator VPRE Preregulator WDT Watchdog timer in SCU-DM | UART | Universal asynchronous receiver-transmitter | | | | | | | VPRE Preregulator WDT Watchdog timer in SCU-DM | VBG | Voltage reference bandgap | | | | | | | WDT Watchdog timer in SCU-DM | VCO | Voltage-controlled oscillator | | | | | | | | VPRE | Preregulator | | | | | | | WDT1 Watchdog timer in SCU-PM | WDT | Watchdog timer in SCU-DM | | | | | | | Watchdog timer in 300-r ivi | WDT1 | Watchdog timer in SCU-PM | | | | | | | WMU Wake-up management unit | WMU | Wake-up management unit | | | | | | | 100TP 100-time programmable | 100TP | 100-time programmable | | | | | | # **Block diagram** # 2 Block diagram Figure 1 Block diagram **Device pinout and pin configuration** # 3 Device pinout and pin configuration # 3.1 Device pinout Figure 2 Device pinout # **Device pinout and pin configuration** # 3.2 Pin configuration After a reset, all pins are configured as input (except supply and LIN pins) with one of the following settings: - Pull-up device enabled only (PU) - Pull-down device enabled only (PD) - Input with both pull-up and pull-down devices disabled (I) - Output with output stage deactivated = high-impedance state (Hi-Z) The functions and default states of the TLE9872-2QTW40 external pins are provided in the following table. Type: indicates the pin type. - I/O: Input or output - I: Input only - O: Output only - P: Power supply Not all alternate functions are listed. Table 2 Pin definitions and functions | Symbol | Pin<br>number | Туре | Reset state <sup>1)</sup> | Function | | |--------|---------------|------|---------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------| | PO | | | | Alternate | 5-bit bidirectional general-purpose I/O port.<br>functions can be assigned and are listed in the port<br>on. The main functions are listed below. | | P0.0 | 21 | I/O | I/PU | SWD | Serial wire debug clock | | P0.1 | 23 | I/O | I/PU | GPIO | General-purpose I/O<br>Alternate function mapping see <b>Table 7</b> . | | P0.2 | 25 | I/O | I/PD | GPIO | General-purpose I/O<br>Alternate function mapping see <b>Table 7</b> . | | | | | | | Note: For a functional SWD connection, this GPIO must be tied to zero. | | P0.3 | 24 | I/O | I/PU | GPIO | General-purpose I/O Alternate function mapping see <b>Table 7</b> . | | P0.4 | 18 | I/O | I/PD | GPIO | General-purpose I/O<br>Alternate function mapping see <b>Table 7</b> . | | P1 | | | | Alternate | 5-bit bidirectional general-purpose I/O port.<br>functions can be assigned and are listed in the port<br>on. The main functions are listed below. | | P1.0 | 15 | I/O | I | GPIO | General-purpose I/O Alternate function mapping see <b>Table 7</b> . | | P1.1 | 16 | I/O | I | GPIO | General-purpose I/O Alternate function mapping see <b>Table 8</b> . | | P1.2 | 17 | I/O | I | GPIO | General-purpose I/O Alternate function mapping see <b>Table 8</b> . | # **Device pinout and pin configuration** **Table 2 Pin definitions and functions** (cont'd) | Symbol | Pin<br>number | Туре | Reset state <sup>1)</sup> | Function | | |----------------------|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | P1.3 | 26 | I/O | I | GPIO | General-purpose I/O, used for inrush transistor Alternate function mapping see <b>Table 8</b> . | | P1.4 | 27 | I/O | I | GPIO | General-purpose I/O Alternate function mapping see <b>Table 8</b> . | | P2 | | | Port 2 Port 2 is a 5-bit general-purpose input-only port. Alternate functions can be assigned and are listed in the part description. The main functions are listed below. | | | | P2.0/ADC3.P | 29 | 1/1 | I | AN0 | ADC analog input 0 (Sensor), ADC3+ Alternate function mapping see <b>Table 9</b> . | | P2.2/ADC3.N | 30 | I/O | I | AN2 | ADC analog input 2 (sensor), ADC3-<br>Alternate function mapping see <b>Table 9</b> . | | P2.3 | 35 | I | I | AN3 | ADC analog input 3 (sensor), Alternate function mapping see <b>Table 9</b> . | | P2.4/ADC4.P | 32 | I | 1 | AN4 | ADC analog input 4 (sensor), ADC4+ Alternate function mapping see <b>Table 9</b> . | | P2.5/ADC4.N | 31 | I | I | AN5 | ADC analog input 5 (Sensor), ADC4-<br>Alternate function mapping see <b>Table 9</b> . | | Power supply | 1 | | - " | - | | | VS | 45 | Р | _ | Battery su | pply input | | VDDP | 40 | Р | _ | <sup>2)</sup> I/O port s | supply (5.0 V). Connect external buffer capacitor. | | VDDC | 38 | P | - | 3)Core supply (1.5 V in Active mode). Do not connect external loads, but connect an external buff capacitor. | | | VDDEXT | 41 | Р | _ | External v | oltage supply output (5.0 V, 20 mA) | | GND | 19 | Р | _ | GND digita | al | | GND | 28 | Р | _ | GND digita | al | | GND | 39 | Р | _ | GND analo | og | | <b>Monitor input</b> | <u> </u> | <b>"</b> | | 11. | | | MON | 14 | I | _ | High volta | ge monitor input | | LIN interface | | | | | | | LIN | 43 | I/O | _ | LIN bus in | terface input/output | | GND_LIN | 42 | Р | _ | LIN ground | d | | Charge pump | 1 | | <u> </u> | 1 | | | CP1H | 48 | Р | _ | Charge pu | ımp capacity 1 high, connect external C | | CP1L | 1 | Р | _ | Charge pu | imp capacity 1 low, connect external C | | CP2H | 3 | Р | _ | Charge pu | imp capacity 2 high, connect external C | | CP2L | 4 | Р | _ | Charge pu | imp capacity 2 low, connect external C | | VCP | 2 | Р | _ | Charge pu | imp capacity | # **Device pinout and pin configuration** Table 2 Pin definitions and functions (cont'd) | Symbol | Pin<br>number | Туре | Reset state <sup>1)</sup> | Function | | |------------|---------------|----------|---------------------------|---------------------------------------------------------------|--| | VSD | 47 | Р | _ | Battery supply input for charge pump | | | MOSFET dri | ver | | | | | | VDH | 44 | Р | _ | Voltage drain high-side MOSFET driver | | | SH3 | 46 | Р | _ | Source high-side FET 3 | | | SH2 | 6 | Р | _ | Source high-side FET 2 | | | GH2 | 7 | Р | _ | Gate high-side FET 2 | | | SH1 | 8 | Р | _ | Source high-side FET 1 | | | GH1 | 9 | Р | _ | Gate high-side FET 1 | | | SL | 10 | Р | _ | Source low-side FET | | | GL2 | 12 | Р | _ | Gate low-side FET 2 | | | GL1 | 13 | Р | _ | Gate low-side FET 1 | | | GH3 | 5 | Р | _ | Gate high-side FET 3 | | | GL3 | 11 | Р | _ | Gate low-side FET 3 | | | Others | | | | | | | GND_REF | 33 | Р | _ | GND for VAREF | | | VAREF | 34 | I/O | _ | 5V ADC1 reference voltage, optional buffer or input | | | OP1 | 37 | I | _ | Negative operational amplifier input | | | OP2 | 36 | I | _ | Positive operational amplifier input | | | TMS | 20 | I<br>I/O | I/PD | TMS Test mode select input SWD Serial Wire Debug input/output | | | RESET | 22 | I/O | PU | Reset input, not available during Sleep mode | | | EP | _ | _ | _ | Exposed pad, connect to GND | | <sup>1)</sup> Only valid for digital IO. <sup>2)</sup> Also named VDD5V. <sup>3)</sup> Also named VDD1V5. ### **Modes of operation** # 4 Modes of operation The TLE9872-2QTW40 highly integrated circuit contains analog and digital functional blocks. An embedded 32-bit microcontroller is available for system and interface control. On-chip, low-dropout regulators are provided for internal and external power supply. An internal oscillator provides a cost-effective clock that is particularly well suited for LIN communications. A LIN transceiver is available as a communication interface. Driver stages for a motor bridge or BLDC motor bridge with external MOSFET are integrated, featuring PWM capability, protection features, and a charge pump for operation at low supply voltage. A 10-bit SAR ADC and two differential 14-bit Sigma Delta ADCs are implemented for high-precision sensor measurement. An 8-bit ADC is used for diagnostic measurements. The microcontroller unit supervision and system protection (including a reset feature) is complemented by a programmable window watchdog. A cyclic wake-up circuit, supply voltage supervision and integrated temperature sensors are available on-chip. All relevant modules offer power saving modes in order to support automotive applications connected to terminal 30. A wake-up from power-save mode is possible via a LIN bus message, via the monitoring input, or using a programmable time period (cyclic wake-up). The TLE9872-2QTW40 has several operation modes mainly to support low power consumption requirements. #### Reset mode The Reset mode is a transition mode used, e.g., during power-up of the device after a power-on reset, or after wake-up from Sleep mode. In this mode, the on-chip power supplies are enabled and all other modules are initialized. Once the core supply VDDC is stable, the device enters Active mode. If the watchdog timer WDT1 fails more than four times, the device performs a fail-safe transition to Sleep mode. #### **Active mode** In Active mode, all modules are activated and the TLE9872-2QTW40 is fully operational. #### Stop mode Stop mode is one of two major low-power modes. The transition to the low-power modes is performed by setting the corresponding bits in the mode control register. In Stop mode, the embedded microcontroller is still powered, allowing for shorter wake-up response times. Wake-up from this mode is possible through LIN bus activity, by using the high-voltage monitoring pin, or through the corresponding 5 V GPIOs. #### Stop mode with cyclic wake-up The Cyclic Wake-Up mode is a special operating mode of the Stop mode. The transition to the Cyclic Wake-Up mode is performed by first setting the corresponding bits in the mode control register, followed by the Stop Mode command. In addition to the cyclic wake-up behavior (wake-up after a programmable time period), asynchronous wake events via the activated sources (LIN and/or MON) are available, as in normal Stop mode. #### Sleep mode The Sleep mode is a low-power mode. The transition to the low-power mode is performed by setting the corresponding bits in the MCU mode control register or in case of failure (see below). In Sleep mode the embedded microcontroller power supply is deactivated, allowing for the lowest system power consumption. A wake-up from this mode is possible by LIN bus activity, the High Voltage Monitor Input pin, or through cyclic wake-up. #### Sleep mode in case of failure Sleep mode is activated after 5 watchdog failures or in case of supply failure (5 times). In this case, MON is enabled as the wake source and cyclic wake-up is activated with 1 s of wait time. ### **Modes of operation** #### Sleep mode with cyclic wake-up The Cyclic Wake-Up mode is a special operating mode of the Sleep mode. The transition to Cyclic Wake-Up mode is performed by first setting the corresponding bits in the mode control register followed by the Sleep mode command. In addition to the cyclic wake-up behavior (wake-up after a programmable time period), asynchronous wake events via the activated sources (LIN and/or MON) are available, as in normal Sleep mode. When using Sleep mode with cyclic wake-up, the voltage regulator is switched off and started again with the wake. A limited number of registers is buffered during sleep, and can be used by software, o.g., for counting When using Sleep mode with cyclic wake-up, the voltage regulator is switched off and started again with the wake. A limited number of registers is buffered during sleep, and can be used by software, e.g., for counting sleep/wake cycles. #### **MCU Slow Down mode** In MCU Slow Down mode the MCU frequency is reduced to save power during operation. LIN communication is still possible. LS MOSFET can be activated. #### Wake-up source prioritization All wake-up sources have the same priority. In order to handle the asynchronous nature of the wake-up sources, the first wake-up signal will initiate the wake-up sequence. Nevertheless, all wake-up sources are latched in order to provide all wake-up events to the application software. The software can clear the wake-up source flags. This is to ensure that no wake-up event is lost. As the default wake-up source, the MON input is activated after power-on reset only. Additionally, the device is in Cyclic Wake-Up mode with the configurable dead time setting. The following table shows the possible power mode configurations including the Stop mode. Table 3 Power mode configurations | Module/function | Active mode | Stop mode | Sleep mode | Comment | |-------------------|------------------------------|-------------------------------------|--------------------|-------------------------------------| | VDDEXT | ON/OFF | ON (no dynamic load)/OFF | OFF | - | | Bridge Driver | ON/OFF | OFF | OFF | | | LIN TRx | ON/OFF | Wake-up only/OFF | Wake-up only/OFF | - | | VS sense | ON/OFF<br>Brownout detection | Brownout detection | POR on VS | Brownout detection performed in PCU | | GPIO 5V (wake-up) | n.a. | Disabled/static | OFF | - | | GPIO 5V (active) | ON | ON | OFF | - | | WDT1 | ON | OFF | OFF | - | | CYCLIC WAKE | n.a. | Cyclic wake-up/<br>cyclic sense/OFF | Cyclic wake-up/OFF | - | | Measurement | ON <sup>1)</sup> | OFF | OFF | - | | MCU | ON/slow-down/STOP | STOP <sup>2)</sup> | OFF | - | | CLOCK GEN (MC) | ON | OFF | OFF | - | | LP_CLK (18 MHz) | ON | OFF | OFF | WDT1 | | LP_CLK2 (100 kHz) | ON/OFF | ON/OFF | ON/OFF | For cyclic wake-up | <sup>1)</sup> May not be switched off due to safety reasons. <sup>2)</sup> MC PLL clock disabled, MC supply reduced to $V_{\rm DDCOUT\_Stop\_Red}$ . # **Modes of operation** # Wake-up levels and transitions The wake-up can be triggered by rising, falling, or both signal edges for the monitor input, GPIOs, by LIN, or by cyclic wake-up. # 5 Power management unit (PMU) #### 5.1 Features - System mode control (startup, sleep, stop and active) - Power management (cyclic wake-up) - Control of system voltage regulators with diagnosis (overload, short, overvoltage) - Fail-safe mode detection and operation in case of system errors (watchdog fail) - Wake-up sources configuration and management (LIN, MON, GPIOs) - System error logging #### 5.2 Introduction The power management unit is responsible for generating all required voltage supplies for the embedded MCU (VDDC, VDDP) and the external supply (VDDEXT). The power management unit is designed to ensure fail-safe behavior of the system IC by controlling all system modes, including the corresponding transitions. Additionally, the PMU provides well-defined sequences for the system mode transitions and generates hierarchical reset priorities. The reset priorities control the reset behavior of all system functions, especially the reset behavior of the embedded MCU. All these functions are controlled by a state machine. The system master function of the PMU uses an independent logic supply and system clock. For this reason, the PMU has an "Internal logic supply and system clock" module which works independently of the MCU clock. # 5.2.1 Block diagram The following figure shows the structure of the power management unit. **Table 4** describes the submodules in more detail. Figure 3 Power management unit block diagram Table 4 Description of PMU submodules | Module name | Modules | Functions | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power-down<br>supply | Independent supply voltage generation for PMU. | This supply is dedicated to the PMU to ensure an operation independently of generated power supplies (VDDP, VDDC). | | LP_CLK<br>(18 MHz) | <ul> <li>Clock source for all PMU submodules.</li> <li>Backup clock source for the system.</li> <li>Clock source for WDT1.</li> </ul> | This ultra-low-power oscillator generates the clock for the PMU. This clock is also used as the backup clock for the system in case of PLL clock failures and as an independent clock source for WDT1. | | LP_CLK2<br>(100 kHz) | Clock source for PMU. | This ultra-low-power oscillator generates the clock for the PMU in Stop mode and in the cyclic modes. | | Peripherals | Peripheral blocks of PMU. | These blocks include the analog peripherals to ensure a stable and fail-safe PMU startup and operation (bandgap, bias). | # Power management unit (PMU) Table 4 Description of PMU submodules (cont'd) | Module name | Modules | Functions | |------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply generation unit (PGU) | Voltage regulators for VDDP and VDDC. | This block includes the voltage regulators for the pad supply (VDDP) and the core supply (VDDC). | | VDDEXT | Voltage regulator for VDDEXT to supply external modules (e.g., sensors). | This voltage regulator is a dedicated supply for external modules and can also be used for cyclic sense operations (e.g., with hall sensor). | | PMU-SFR | All extended special function registers that are relevant to the PMU. | This module contains all registers needed to control and monitor the PMU. | | PMU-PCU | Power control unit of the PMU. | This block is responsible for controlling all power-related actions within the PGU module. It also contains all regulator-related diagnostics such as undervoltage and overvoltage detection as well as overcurrent and short-circuit diagnostics. | | PMU-WMU | Wake-up management unit of the PMU. | This block is responsible for controlling all actions related to wake-up within the PMU module. | | PMU-CMU | Cyclic management unit of the PMU. | This block is responsible for controlling all actions in cyclic mode. | | PMU-RMU | Reset management unit of the PMU. | This block generates resets triggered by the PMU, such as undervoltage or short-circuit reset, and passes all resets to the relevant modules and their registers. | #### 5.2.2 PMU modes overview The following state diagram shows the available modes of the device. Figure 4 Power management unit system modes # 5.3 Power supply generation unit (PGU) # 5.3.1 Voltage regulator 5.0 V (VDDP) This module represents the 5 V voltage regulator, which provides the pad supply for the parallel port pins and other 5 V analog functions (e.g. LIN transceiver). #### **Features** - 5 V low-drop voltage regulator - Overcurrent monitoring and shutdown with MCU signaling (interrupt) - Overvoltage monitoring with MCU signaling (interrupt) - Undervoltage monitoring with MCU signaling (interrupt) - Undervoltage monitoring with reset (undervoltage reset, V<sub>DDPUV</sub>) - Preregulator for the VDDC regulator - GPIO supply - Pull-down current source at the output for Sleep mode only (typ. 5 mA) The output capacitor $C_{\text{VDDP}}$ is mandatory to ensure proper regulator functionality. Figure 5 Module block diagram of the VDDP voltage regulator # 5.3.2 Voltage regulator 1.5 V (VDDC) This module represents the 1.5 V voltage regulator, which provides the supply for the microcontroller core, the digital peripherals, and other internal analog 1.5 V functions (e.g., ADC2) of the chip. To further reduce the current consumption of the MCU during Stop mode the output voltage can be lowered to $V_{\text{DDCOUT Stop Red}}$ . #### **Features** - 1.5 V low-drop voltage regulator - Overcurrent monitoring and shutdown with MCU signaling (interrupt) - Overvoltage monitoring with MCU signaling (interrupt) - Undervoltage monitoring with MCU signaling (interrupt) - Undervoltage monitoring with reset - Pull-down current source at the output for Sleep mode only (typ. 100 μA) The output capacitor $C_{\text{VDDC}}$ is mandatory to ensure a proper regulator functionality. Figure 6 Module block diagram of the VDDC voltage regulator # 5.3.3 External voltage regulator 5.0 V (VDDEXT) This module represents the 5 V voltage regulator, which serves as a supply for external circuits. It can be used, e.g., to supply an external sensor, LEDs, or potentiometers. VDDEXT can be used as reference for ADC3/4. #### **Features** - Switchable +5 V, low-drop voltage regulator - Switch-on overcurrent blanking time in order to drive small capacitive loads - Overcurrent monitoring and shutdown with MCU signaling (interrupt) - Overvoltage monitoring with MCU signaling (interrupt) - Undervoltage monitoring with MCU signaling (interrupt) - Pull-down current source at the output for Sleep mode only (typ. 100 μA) - Cyclic sense option together with GPIOs The output capacitor $C_{\text{VDDEXT}}$ is mandatory to ensure a proper regulator functionality. Figure 7 Module block diagram of the external voltage regulator System control unit - digital modules (SCU-DM) # 6 System control unit - digital modules (SCU-DM) #### 6.1 Features - Flexible clock configuration features - Reset management of all system resets - System modes control for all power modes (Active mode, Stop mode, Sleep mode) - Enabling interrupts for many system peripherals - General-purpose input/output control - Debug mode control of system peripherals #### 6.2 Introduction The system control unit (SCU) supports all central control tasks in the TLE9872-2QTW40. The SCU is made up of the following submodules: - Clock system and control - Reset control - Power management - Interrupt management - General port control - · Flexible peripheral management - Module suspension control - Watchdog timer - Error detection and correction in data memory - Miscellaneous control System control unit – digital modules (SCU-DM) #### **Block diagram** 6.2.1 Figure 8 System control unit - digital modules block diagram **AHB (Advanced High-Performance Bus)** PMCU (power module control unit) # WDT (watchdog timer in SCU-DM) • $f_{SYS}$ : System clock # System control unit - digital modules (SCU-DM) #### **CGU** (clock generation unit) - f<sub>SYS</sub>: System clock - $f_{PCLK}$ : Peripheral clock - $f_{\text{MI-CLK}}$ : Measurement interface clock - $f_{TFILT\ CLK}$ : Analog module filter clock - LP\_CLK Clock source for all PMU submodules and WDT1 ### ICU (interrupt control unit) - NMI (non-maskable interrupt) - INTISR<15,13:4,1,0> External interrupt signals #### **RCU** (reset control unit) - PMU\_1V5DidPOR Undervoltage reset of power-down supply - PMU\_PIN Reset generated by reset pin - PMU\_ExtWDT WDT1 reset - PMU\_IntWDT WDT (SCU) reset - PMU\_SOFT Software reset - PMU\_Wake Sleep mode/Stop mode exit with reset - RESET\_TYPE\_3 Peripheral reset (contains all resets) - RESET\_TYPE\_4 Peripheral reset (without SOFT and WDT reset) #### **Port control** - P0\_POCONy.PDMx Driver strength control - P1\_POCONy.PDMx Driver strength control #### Miscellaneous control • MODPISELx mode selection registers for UART (source section) and timer (trigger or count selection) ### System control unit - digital modules (SCU-DM) # 6.3 Clock generation unit The clock generation unit (CGU) enables a flexible clock generation for the TLE9872-2QTW40. During user program execution, the frequency can be modified to optimize the performance/power consumption ratio, allowing power consumption to be adapted to the actual application state. The CGU in the TLE9872-2QTW40 consists of one oscillator circuit (OSC\_HP), a phase-locked loop (PLL) module with an internal oscillator (OSC\_PLL), and a clock control unit (CCU). The CGU can convert a low-frequency input/external clock signal to a high-frequency internal clock. The system clock $f_{SYS}$ is generated from one of the following selectable clocks: - PLL clock output f<sub>PLL</sub> - Direct clock from oscillator OSC\_HP - Low-precision clock $f_{\text{LP\_CLK}}$ (hardware-enabled for startup after reset and during power-down wake-up sequence) Figure 9 Clock generation unit block diagram The following sections describe the different parts of the CGU. # 6.3.1 Low-precision clock The clock source LP\_CLK is a low-precision RC oscillator (LP-OSC) with a nominal frequency of 18 MHz that is enabled by hardware as an independent clock source for the TLE9872-2QTW40 startup after reset and during the power-down wake-up sequence. $f_{\rm LP\ CLK}$ is not user-configurable. System control unit - power modules (SCU-PM) # 7 System control unit – power modules (SCU-PM) #### 7.1 Features - Clock watchdog unit (CWU): Supervises all clocks with NMI signaling relevant to power modules. - Interrupt control unit (ICU): All interrupt flags and status flags with system relevance. - Power control unit (PCU): Takes over control when device enters and exits Sleep and Stop mode. - External watchdog (WDT1): Independent system watchdog for monitoring system activity. # 7.2 Introduction # 7.2.1 Block diagram The system control unit of the power modules consists of the submodules in the figure shown below: Figure 10 Block diagram of system control unit – power modules #### **AHB (Advanced High-performance Bus)** #### CWU (clock watchdog unit) - $f_{sys}$ : System frequency - MI\_CLK: Measurement interface clock (analog clock), derived from $f_{\text{sys}}$ using division factors 1/2/3/4 - TFILT\_CLK: Clock used for digital filters, derived from $f_{\rm sys}$ using configurable division factors # System control unit - power modules (SCU-PM) # WDT1 (system watchdog) LP\_CLK Clock source for all PMU submodules and WDT1 ### **ICU** (interrupt control unit) - PREWARN\_SUP\_NMI Supply prewarning NMI request - PREWARN\_SUP\_INT Supply prewarning interrupt - Grouping of peripheral interrupts for external interupt nodes: - Grouping single peripheral interrupts for interrupt node INT<2> (measurement unit (MU)) - Grouping single peripheral interrupts for interrupt node INT<3> (ADC1-VAREF) - Grouping single peripheral interrupts for interrupt node INT<10> (UART1-LIN transceiver) - Grouping single peripheral interrupts for interrupt node INT<14> (bridge driver) #### Arm® Cortex®-M3 core # 8 Arm® Cortex®-M3 core #### 8.1 Features The key features of the Arm® Cortex®-M3 implemented are listed below. #### Processor core: a low-gate-count core, with low-latency interrupt processing - A subset of the Thumb®-2 instruction set - Banked stack pointer (SP) only - 32-bit hardware divide instructions, SDIV and UDIV (Thumb-2 instructions) - · Handler and thread modes - · Thumb and debug states - Interruptible-continued instructions LDM/STM, push/pop for low interrupt latency - Automatic processor state saving and restoration for low-latency interrupt service routine (ISR) entry and exit - Arm® architecture v7-M Style BE8/LE support - Arm®v6 unaligned accesses # Nested vectored interrupt controller (NVIC) closely integrated with the processor core to achieve low latency interrupt processing - Interrupts, configurable from 1 to 16 - Bits of priority (4) - · Dynamic reprioritization of interrupts - Priority grouping. This enables selection of preemptive interrupt levels and non-preemptive interrupt levels. - Support for tail-chaining and late arrival of interrupts. This enables back-to-back interrupt processing without the overhead of state-saving and restoration between interrupts. - Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead. #### **Bus interfaces** - Advanced High-performance Bus-Lite (AHB-Lite) interfaces: ICode, DCode, and system bus interface - Memory access alignment - Write buffer for buffering of write data #### Arm® Cortex®-M3 core #### 8.2 Introduction The Arm® Cortex®-M3 processor is a leading 32-bit processor and provides a high-performance and cost-optimized platform for a broad range of applications including microcontrollers, automotive body systems and industrial control systems. Like the other Arm® Cortex® family processors, the Arm® Cortex®-M3 processor implements the Thumb®-2 instruction set architecture. With the optimized feature set the Arm® Cortex®-M3 delivers 32-bit performance in an application space that is usually associated with 8- and 16-bit microcontrollers. # 8.2.1 Block diagram Figure 11 shows the functional blocks of the Arm® Cortex®-M3. Figure 11 Arm® Cortex®-M3 block diagram #### **DMA** controller #### 9 DMA controller Figure 12 shows the top level block diagram of the TLE9872-2QTW40. The bus matrix allows the µDMA to access the PBA0, PBA1, and RAM. #### 9.1 Features The principal features of the DMA Controller are: - It is compatible with AHB-Lite for DMA transfers. - It is compatible with APB for register programming. - It has a single AHB-Lite master for transferring data using a 32-bit address bus and a 32-bit data bus. - · It supports 13 DMA channels. - Each DMA channel has dedicated handshake signals. - Each DMA channel has a programmable priority level. - Each priority level arbitrates using a fixed priority that is determined by the DMA channel number. The DMA also supports multiple transfer types: - Memory-to-memory - Memory-to-peripheral - Peripheral-to-memory - It supports multiple DMA cycle types. - It supports multiple DMA transfer data widths. - Each DMA channel can access a primary and an alternate channel control data structure. - All the channel control data is stored in system memory (RAM) in little-endian format. - It performs all DMA transfers using the single AHB-Lite burst type. The destination data width is equal to the source data width. - The number of transfers in a single DMA cycle can be programmed from 1 to 1024. - The transfer address increment can be greater than the data width. #### **DMA controller** # 9.2 Introduction Please also refer to **Chapter 9.3**, **Functional description**. # 9.2.1 Block diagram Figure 12 DMA controller top level block diagram #### **DMA** controller # 9.3 Functional description #### 9.3.1 DMA mode overview The DMA controller implements the following 14 hardware DMA requests: - ADC1 complete sequence 1 done: DMA transfer is requested on completion of the ADC1 channel conversion sequence. - ADC1 exceptional sequence 2 (ESM) done: DMA transfer is requested on completion of the ADC1 conversion sequence triggered by an exceptional measurement request. - SSC1/2 transmit byte: DMA transfer is requested upon the completion of data transmission via SSC1/2. - SSC1/2: receive byte: DMA transfer is requested upon the completion of data reception via SSC1/2. - ADC1 channel 0 conversion done: DMA transfer is requested on completion of the ADC1 channel 0 conversion. - ADC1 channel 1 conversion done: DMA transfer is requested on completion of the ADC1 channel 1 conversion. - ADC1 channel 2 conversion done: DMA transfer is requested on completion of the ADC1 channel 2 conversion. - ADC1 channel 3 conversion done: DMA transfer is requested on completion of the ADC1 channel 3 conversion. - ADC1 channel 4 conversion done: DMA transfer is requested on completion of the ADC1 channel 4 conversion. - ADC1 channel 5 conversion done: DMA transfer is requested on completion of the ADC1 channel 5 conversion. - ADC1 channel 6 conversion done: DMA transfer is requested on completion of the ADC1 channel 6 conversion. - ADC1 channel 7 conversion done: DMA transfer is requested on completion of the ADC1 channel 7 conversion. - Timer3 ccu6\_int: DMA transfer is requested following a timer trigger. - SDADC, conversion done: DMA transfer is requested on completion of the SDADC (ADC3/4) conversion. # **Address space organization** #### **Address space organization** 10 The TLE9872-2QTW40 manipulates operands in the following memory spaces: - 256 KB (incl. 4 KByte emulated EEPROM) of flash memory in code space - 32 KB Boot ROM memory in code space (used for boot code and IP storage) - 8 KB RAM memory in code space and data space (RAM can be read/written as program memory or external data memory) - Special function registers (SFRs) in peripheral space The figure below shows the detailed address alignment of the TLE9872-2QTW40: Figure 13 Memory map ### **Memory control unit** # 11 Memory control unit #### 11.1 Features - Handles all system memory types and their interaction with the CPU - Memory protection for D-flash and P-flash system memory - Address management with access violation detection including reporting - · Linear address range for all memory types (no paging) ### 11.2 Introduction # 11.2.1 Block diagram The memory control unit is divided into the following submodules: - NVM memory module (embedded flash memory) - RAM memory module - BootROM memory module - Memory protection unit (MPU) module - Peripheral bridge PBA0 ### **Memory control unit** Figure 14 Block diagram of the memory control unit ### Memory control unit ## 11.3 NVM module (flash memory) The flash memory provides embedded user-programmable non-volatile memory, allowing fast and reliable storage of user code and data. #### **Features** - In-system programming via LIN (flash mode) and SWD. - Error correction code (ECC) for detection of single-bit and double-bit errors and dynamic correction of single-bit errors. - Interrupts and signals double-bit errors by the NMI. - Program width of 128 byte (page). - Minimum erase width of 128 bytes (page). - Integrated hardware support for EEPROM emulation. - 8-byte read access. - Physical read access time: 75 ns. - Code-read access acceleration integrated; read buffer and automatic pre-fetch. - Page-program time: $t_{PR}$ . - Page-erase (128 bytes) and sector-erase (4 KB) time: $t_{\rm ER}$ . - Erased bit (cell) is read as '1', for code flash and 100TP. - Erased bit (cell) is read as '0' plus NMIMAP request, for data flash. Note: The user has to ensure that no flash operations which change the content of the flash get interrupted at any time. The clock for the NVM is supplied with the system frequency $f_{\text{sys}}$ . Integrated firmware routines for erasing NVM, EEPROM emulation, and other operations are provided. **Interrupt system** # 12 Interrupt system #### 12.1 Features - Up to 16 interrupt nodes for on-chip peripherals - Up to 8 NMI nodes for critical system events - Maximum flexibility for all 16 interrupt nodes ### 12.2 Introduction Before enabling an interrupt, all corresponding interrupt status flags must be cleared. #### 12.2.1 Overview The TLE9872-2QTW40 supports 16 interrupt vectors with 16 priority levels. Fifteen of these interrupt vectors are assigned to the on-chip peripherals: GPT12, SSC, CCU6, DMA, bridge driver and A/D converter are each assigned to one dedicated interrupt vector; while UART1 and Timer2, as well as UART2, external interrupt 2 and Timer21 share interrupt vectors. Two vectors are dedicated for external interrupt 0 and 1. Table 5 Interrupt vector table | Service request | Node ID | Description | |-----------------|---------|--------------------------------------------------------------------------| | GPT12 | 0/1 | GPT interrupt (T2-T6, CAPIN) | | MU-ADC2/T3 | 2 | Measurement unit, VBG, SDADC, Timer3, BEMF | | ADC1 | 3 | ADC1 interrupt / VREF5V overload / VREF5V OV/UV | | CCU0 | 4 | CCU6 node 0 interrupt | | CCU1 | 5 | CCU6 node 1 interrupt | | CCU2 | 6 | CCU6 node 2 interrupt | | CCU3 | 7 | CCU6 node 3 interrupt | | SSC1 | 8 | SSC1 interrupt (receive, transmit, error) | | SSC2 | 9 | SSC2 interrupt (receive, transmit, error) | | UART1 | 10 | UART1 (ASC-LIN) interrupt (receive, transmit), Timer2, linsync1, LIN | | UART2 | 11 | UART2 interrupt (receive, transmit), Timer21, external interrupt (EINT2) | | EXINT0 | 12 | External interrupt (EINT0), MON | | EXINT1 | 13 | External interrupt (EINT1) | | BDRV/CP | 14 | Bridge driver / charge pump | | DMA | 15 | DMA controller | # MOTIX<sup>™</sup> TLE9872-2QTW40 ### Interrupt system # Table 6 NMI interrupt table | Service request | Node | Description | |----------------------------|------|------------------------------------------------------| | Watchdog timer NMI | NMI | Watchdog timer overflow | | PLL NMI | NMI | PLL loss-of-lock | | NVM operation complete NMI | NMI | NVM operation complete | | Overtemperature NMI | NMI | System overtemperature | | Oscillator watchdog NMI | NMI | Oscillator watchdog / MI_CLK watchdog timer overflow | | NVM map error NMI | NMI | NVM map error | | ECC error NMI | NMI | RAM/NVM uncorrectable ECC error | | Supply prewarning NMI | NMI | Supply prewarning | Watchdog timer (WDT1) # 13 Watchdog timer (WDT1) #### 13.1 Features There are two watchdog timers in the system. The watchdog timer (WDT) within the system control unit – digital modules (see SCU\_DM) and the Watchdog Timer (WDT1) located within the system control unit – power modules (see SCU\_PM). The watchdog timer WDT1 is described in this section. In Active mode, the WDT1 acts as a windowed watchdog timer, which provides a highly reliable and safe way to recover from software or hardware failures. The WDT1 is always enabled in Active mode. In Sleep mode, Stop Mode and SWD mode (Debug mode), the WDT1 is automatically disabled. #### **Functional Features** - Windowed watchdog timer with programmable timing in Active mode. - Long-open window (typ. 80 ms) after power-up, reset, wake-up. - Short-open window (typ. 30 ms) to facilitate flash programming. - Disabled during debugging. - Safety shutdown to Sleep mode after 5 missed WDT1 services. Watchdog timer (WDT1) #### **Introduction** 13.2 The behavior of the watchdog timer in Active mode is illustrated in **Figure 15**. Figure 15 **Watchdog timer behavior** # 14 GPIO ports and peripheral I/O The TLE9872-2QTW40 has 15 port pins organized into three parallel ports: Port 0 (P0), port 1 (P1) and port 2 (P2). Each port pin has a pair of internal pull-up and pull-down devices that can be individually enabled or disabled. P0 and P1 are bidirectional and can be used as general-purpose input/output (GPIO) or to perform alternate input/output functions for the on-chip peripherals. For ports configured as an output, the open drain mode can be selected. On port 2 (P2), analog inputs are shared with general-purpose inputs. #### 14.1 Features #### Features of bidirectional ports (P0, P1) - · Configurable pin direction - Configurable pull-up/pull-down devices - Configurable open-drain mode - · Configurable drive strength - Transfer of data through digital inputs and outputs (general-purpose I/O) - Alternate input/output for on-chip peripherals #### Features of the analog port (P2) - Configurable pull-up/pull-down devices - Transfer of data through digital inputs - Alternate inputs for on-chip peripherals #### 14.2 Introduction #### **14.2.1** Port 0 and port 1 **Figure 16** shows the block diagram of a TLE9872-2QTW40 bidirectional port pin. Each port pin is equipped with a number of control and data bits, thus enabling very flexible usage of the pin. By defining the contents of the control register, each individual pin can be configured as an input or an output. The user can also configure each pin as an open-drain pin with or without an internal pull-up/pull-down. Each bidirectional port pin can be configured for input or output operation. Switching between input and output mode is accomplished through the register $Px_DIR$ (x = 0 or 1), which enables or disables the output and input drivers. A port pin can only be configured as either input or output at any one time. In input mode (default after reset), the output driver is switched off (high-impedance). The voltage level present at the port pin is translated into a logical 0 or 1 via a Schmitt trigger device and can be read via the register Px\_DATA. In output mode, the output driver is activated and drives the value supplied through the multiplexer to the port pin. In the output driver, each port line can be switched to open-drain mode or normal mode (push-pull mode) via the register Px\_OD. The output multiplexer in front of the output driver enables the port output function to be used for different purposes. If the pin is used for general-purpose output, the multiplexer is switched by software to the data register Px\_DATA. Software can set or clear the bit in Px\_DATA and therefore directly influence the state of the port pin. If an on-chip peripheral uses the pin for output signals, alternate output lines (AltDataOut) can be switched via the multiplexer to the output driver circuitry. Selection of the alternate output function is defined in registers Px\_ALTSEL0 and Px\_ALTSEL1. When a port pin is used in an alternate function, its direction must be set accordingly in the register Px\_DIR. Each pin can also be programmed to activate an internal weak pull-up or pull-down device. Register Px\_PUDSEL selects whether a pull-up or pull-down device is activated, while register Px\_PUDEN enables or disables the pull device. Figure 16 General structure of a bidirectional port (P0, P1) #### 14.2.2 Port 2 **Figure 17** shows the structure of an input-only port pin. Each P2 pin can only function in input mode. Register P2\_DIR is provided to enable or disable the input driver. When the input driver is enabled, the actual voltage level present at the port pin is translated into a logic 0 or 1 via a Schmitt trigger device and can be read via register P2\_DATA. Each pin can also be programmed to activate an internal weak pull-up or pull-down device. Register P2\_PUDSEL selects whether a pull-up or the pull-down device is activated, while register P2\_PUDEN enables or disables the pull device. The analog input (AnalogIn) bypasses the digital circuitry and Schmitt trigger device for direct feed-through to the ADC input channels. Figure 17 General structure of input port (P2) # 14.3 TLE9872-2QTW40 port module ## 14.3.1 Port 0 ## **14.3.1.1** Port 0 functions Table 7 Port 0 input/output functions | Port pin | Input/output | Select | Connected signals | From/to module | |----------|--------------|--------|-------------------|---------------------------------------------------------------------------------------------------------------| | P0.0 | Input | GPI | P0_DATA.P0 | - | | | | INP1 | SWCLK / TCK_0 | SW | | | | INP2 | T12HR_0 | CCU6 | | | | INP3 | T4INA | GPT12T4 | | | | INP4 | T2_0 | Timer2 | | | | INP5 | - | - | | | | INP6 | EXINT2_3 | SCU | | | Output | GPO | P0_DATA.P0 | - | | | | ALT1 | T3OUT | GPT12T3 | | | | ALT2 | EXF21_0 | Timer21 | | | | ALT3 | RXDO_2 | UART2 | | P0.1 | Input | GPI | P0_DATA.P1 | - SW CCU6 GPT12T4 Timer2 - SCU - GPT12T3 Timer21 UART2 - CCU6 LIN_TxD GPT12CAP Timer21 GPT12T4 SSC1 SCU - SCU | | | | INP1 | T13HR_0 | CCU6 | | | | INP2 | TxD1 | LIN_TxD | | | | INP3 | CAPINA | GPT12CAP | | | | INP4 | T21_0 | Timer21 | | | | INP5 | T4INC | GPT12T4 | | | | INP6 | MRST_1_2 | SSC1 | | | | INP7 | EXINTO_2 | SCU | | | Output | GPO | P0_DATA.P1 | - | | | | ALT1 | TxD1 | UART1 / LIN_TxD | | | | ALT2 | - | - | | | | ALT3 | T6OUT | GPT12T6 | # GPIO ports and peripheral I/O Table 7 Port 0 input/output functions (cont'd) | Port pin | Input/output | Select | <b>Connected signals</b> | From/to module | |----------|--------------|--------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0.2 | Input | GPI | P0_DATA.P2 | - | | | | INP1 | CCPOS2_1 | CCU6 | | | | INP2 | T2EUDA | GPT12T2 | | | | INP3 | MTSR_1 | SSC1 | | | | INP4 | T21EX_0 | Timer21 | | | | INP5 | T6INA | GPT12T6 | | | Output | GPO | P0_DATA.P2 | - | | | | ALT1 | COUT60_0 | CCU6 | | | | ALT2 | MTSR_1 | SSC1 | | | | ALT3 | EXF2_0 | Timer2 | | P0.3 | Input | GPI | P0_DATA.P3 | _ | | | | INP1 | SCK_1 | SSC1 | | | | INP2 | CAPINB | GPT12T2 SSC1 Timer21 GPT12T6 - CCU6 SSC1 Timer2 - SSC1 GPT12 GPT12T5 GPT12T4 CCU6 - SSC1 Timer21 GPT12T6 - SSC1 Timer21 GPT12T6 - SSC1 CCU6 Timer21 CCU6 - SSC1 CCU6 Timer21 SCU GPT12T3 CCU6 - SSC1 CCU6 - SSC1 CCU6 - SSC1 CCU6 - SSC1 CCU6 | | | | INP3 | T5INA | | | | | INP4 | T4EUDA | | | | | INP5 | CCPOS0_1 | CCU6 | | | Output | GPO | P0_DATA.P3 | _ | | | | ALT1 | SCK_1 | SSC1 | | | | ALT2 | EXF21_2 | Timer21 | | | | ALT3 | T6OUT | GPT12T5 GPT12T4 CCU6 - SSC1 Timer21 | | P0.4 | Input | GPI | P0_DATA.P4 | _ | | | | INP1 | MRST_1_0 | SSC1 | | | | INP2 | CC60_0 | CCU6 | | | | INP3 | T21_2 | Timer21 | | | | INP4 | EXINT2_2 | SCU | | | | INP5 | T3EUDA | GPT12T3 | | | | INP6 | CCPOS1_1 | CCU6 | | | Output | GPO | P0_DATA.P4 | _ | | | | ALT1 | MRST_1_0 | SSC1 | | | | ALT2 | CC60_0 | CCU6 | | | | ALT3 | CLKOUT_0 | SCU | ### 14.3.2 Port 1 # **14.3.2.1** Port 1 functions Table 8 Port 1 input/output functions | Port pin | Input/output | Select | <b>Connected signals</b> | From/to module | |----------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | P1.0 | Input | GPI | P1_DATA.P0 | - | | | | INP1 | T3INC | GPT12T3 | | | | INP2 | T4EUDB | GPT12T4 | | | | INP3 | CC61_0 | CCU6 | | | | INP4 | SCK_2 | SSC2 | | | | INP5 | EXINT1_2 | SCU | | | Output | GPO | P1_DATA.P0 | - | | | | ALT1 | SCK_2 | SSC2 | | | | ALT2 | CC61_0 | CCU6 | | | | ALT3 | EXF21_3 | Timer21 | | P1.1 | Input | GPI | P1_DATA.P1 | - | | | | INP1 | - | - | | | | INP2 | T6EUDA | GPT12T6 | | | | INP3 | - | - | | | | INP4 | MTSR_2 | SSC2 | | | | INP5 | T21_1 | Timer21 | | | | INP6 | EXINT1_0 | SCU | | | Output | GPO | P1_DATA.P1 | - | | | | ALT1 | MTSR_2 | SSC2 | | | | ALT2 | COUT61_0 | CCU6 | | | | ALT3 | TXD2_0 | SCU - SSC2 CCU6 Timer21 GPT12T6 - SSC2 Timer21 SCU - SSC2 | | P1.2 | Input | GPI | P1_DATA.P2 | - | | | | INP1 | T2INA | GPT12T2 | | | | INP2 | P1_DATA.P0 T3INC T4EUDB CC61_0 SCK_2 EXINT1_2 P1_DATA.P0 SCK_2 CC61_0 EXF21_3 P1_DATA.P1 - T6EUDA - MTSR_2 T21_1 EXINT1_0 P1_DATA.P1 MTSR_2 COUT61_0 TXD2_0 P1_DATA.P2 T2INA T2EX_1 T2IEX_3 MRST_2_0 CCPOS2_2 EXINTO_1 P1_DATA.P2 MRST_2_0 COUT63_0 COUT63_0 | Timer2 | | | | INP3 | T21EX_3 | Timer21 | | | | INP4 | MRST_2_0 | SSC2 | | | | INP5 | RXD2_0 | UART2 | | | | INP6 | CCPOS2_2 | CCU6 | | | | INP7 | EXINTO_1 | SCU | | | Output | GPO | P1_DATA.P2 | _ | | | | ALT1 | MRST_2_0 | SSC2 | | | | ALT2 | COUT63_0 | CCU6 | | | | ALT3 | T3OUT | GPT12T3 | # GPIO ports and peripheral I/O Table 8 Port 1 input/output functions (cont'd) | Port pin | Input/output | Select | <b>Connected signals</b> | From/to module | |----------|--------------|--------|--------------------------|-----------------| | P1.3 | Input | GPI | P1_DATA.P3 | - | | | | INP1 | T6INB | GPT12T6 | | | | INP2 | - | - | | | | INP3 | CC62_0 | CCU6 | | | | INP4 | T6EUDB | GPT12T6 | | | | INP5 | - | - | | | | INP6 | CCPOS0_2 | CCU6 | | | | INP7 | EXINT1_1 | SCU | | | Output | GPO | P1_DATA.P3 | - | | | | ALT1 | EXF21_1 | Timer21 | | | | ALT2 | CC62_0 | CCU6 | | | | ALT3 | TXD2_1 | UART2 | | P1.4 | Input | GPI | P1_DATA.P4 | - | | | | INP1 | EXINT2_1 | SCU | | | | INP2 | T21EX_1 | Timer21 | | | | INP3 | T5EUDA | GPT12T5 | | | | INP4 | RxD1 | UART1 | | | | INP5 | T2INB | GPT12T2 | | | | INP6 | CCPOS1_2 | CCU6 | | | | INP7 | MRST_1_3 | SSC1 | | | Output | GPO | P1_DATA.P4 | - | | | | ALT1 | CLKOUT_1 | SCU | | | | ALT2 | COUT62_0 | CCU6 | | | | ALT3 | RxD1 | UART1 / LIN_RxD | | | | - | | | ### 14.3.3 Port 2 # **14.3.3.1** Port 2 functions Table 9 Port 2 input functions | Port pin | Input/output | Select | Connected signals | From/to module | |----------|--------------|--------|-------------------|--------------------------| | P2.0 | Input | GPI | P2_DATA.P0 | - | | | | INP1 | CCPOS0_3 | CCU6 | | | | INP2 | - | - | | | | INP3 | T12HR_2 | CCU6 | | | | INP4 | EXINTO_0 | SCU | | | | INP5 | CC61_2 | CCU6 | | | | ANALOG | AN0 | ADC1 | | P2.2 | Input | GPI | P2_DATA.P2 | -<br>CCU6<br>SCU<br>CCU6 | | | | INP1 | CCPOS2_3 | CCU6 | | | | INP2 | T13HR_2 | CCU6 | | | | INP3 | - | - | | | | INP4 | CC62_2 | CCU6 | | | | ANALOG | AN2 | ADC1 | | P2.3 | Input | GPI | P2_DATA.P3 | - | | | | INP1 | CCPOS1_0 | CCU6 | | | | INP2 | CTRAP#_1 | CCU6 | | | | INP3 | T21EX_2 | Timer21 | | | | INP4 | CC60_1 | CCU6 | | | | INP5 | EXINTO_3 | SCU | | | | ANALOG | AN3 | ADC1 | | P2.4 | Input | GPI | P2_DATA.P4 | - | | | | INP1 | CTRAP#_0 | CCU6 | | | | INP2 | T2EUDB | GPT12T2 | | | | INP3 | MRST_1_1 | SSC1 | | | | INP4 | EXINT1_3 | SCU | | | | ANALOG | AN4 | ADC1 | | P2.5 | Input | GPI | P2_DATA.P5 | - | | | | INP1 | RXD2_1 | UART2 | | | | INP2 | T3EUDB | GPT12T3 | | | | INP3 | MRST_2_1 | SSC2 | | | | INP4 | T2_1 | Timer2 | | | | ANALOG | AN5 | ADC1 | ### **General-purpose timer units (GPT12)** #### **General-purpose timer units (GPT12) 15** #### 15.1 **Features** #### 15.1.1 Features of block GPT1 The following list summarizes the supported features: - $f_{\rm GPT}$ is derived from PCLK - $f_{GPT}/4$ maximum resolution - 3 independent timers/counters - Timers/counters can be concatenated - 4 Operating modes: - Timer mode - Gated Timer mode - Counter mode - Incremental Interface mode - Reload and capture functionality - Shared interrupt: node 0 #### 15.1.2 **Features of block GPT2** The following list summarizes the supported features: - $f_{\mathrm{GPT}}$ is derived from PCLK - $f_{GPT}/2$ maximum resolution - 2 independent timers/counters - Timers/counters can be concatenated - 3 Operating modes: - Timer mode - Gated Timer mode - Counter mode - Extended capture/reload functions via 16-bit capture/reload register CAPREL - Shared interrupt: node 1 ## General-purpose timer units (GPT12) #### 15.2 Introduction The general-purpose timer unit blocks GPT1 and GPT2 have very flexible multifunctional timer structures which may be used for timing, event counting, pulse-width measurement, pulse generation, frequency multiplication, and other purposes. They incorporate five 16-bit timers that are grouped into the two timer blocks GPT1 and GPT2. Each timer in each block may operate independently in a number of different modes such as Gated Timer or Counter mode, or may be concatenated with another timer of the same block. Each block has alternate input/output functions and specific interrupts associated with it. Input signals can be selected from several sources through the PISEL register. The GPT module is clocked with clock $f_{\mathrm{GPT}}$ . $f_{\mathrm{GPT}}$ is a clock derived from PCLK. General-purpose timer units (GPT12) # 15.2.1 Block diagram of GPT1 **The GPT1 block** contains three timers/counters: The core timer T3 and the two auxiliary timers T2 and T4. The maximum resolution is $f_{\rm GPT}/4$ . The auxiliary timers of GPT1 may optionally be configured as reload or capture registers for the core timer. Figure 18 GPT1 block diagram (n = 2 ... 5) **General-purpose timer units (GPT12)** #### **Block diagram of GPT2 15.2.2** The GPT2 block contains two timers/counters: The core timer T6 and the auxiliary timer T5. The maximum resolution is $f_{\text{GPT}}/2$ . An additional capture/reload register (CAPREL) supports capture and reload operation with extended functionality. GPT2 block diagram (n = 1 ... 4)Figure 19 #### **Timer2 and Timer21** ### 16 Timer2 and Timer21 #### 16.1 Features - 16-bit auto-reload mode - Selectable up- or down-counting - One-channel 16-bit capture mode ### 16.2 Introduction The timer modules are general-purpose 16-bit timers. Timer2 and Timer21 can function as timers or counters in each of their modes. As timers, they count with an input clock of $f_{PCLK}/12$ (if the prescaler is disabled). As a counter, Timer2 counts 1-to-0 transitions on pin T2. In the counter mode, the maximum resolution for counting is $f_{PCLK}/24$ (if the prescaler is disabled). #### 16.2.1 Timer2 and Timer21 mode overview Table 10 Timer2 and Timer21 modes | Mode | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Auto-reload | Up/down-count-disabled | | | Counting up only. | | | <ul> <li>Counting starts from the 16-bit reload value, overflow at FFFF<sub>H</sub>.</li> </ul> | | | • The reload event can be configured to be triggered only by the overflow condition or by a negative or positive edge at the input pin T2EX as well. | | | Programmable reload value in register RC2. | | | Interrupt is generated with reload events. | # MOTIX<sup>™</sup> TLE9872-2QTW40 ## Timer2 and Timer21 Table 10 Timer2 and Timer21 modes (cont'd) | Mode | Description | | | | |-----------------|--------------------------------------------------------------------------------------------------------|--|--|--| | Auto-reload | Up/down-count-enabled | | | | | | Counting up or down, direction determined by level at input pin T2EX. | | | | | | No interrupt is generated. | | | | | | Counting up | | | | | | <ul> <li>Counting starts from the 16-bit reload value, overflow at FFFF<sub>H</sub>.</li> </ul> | | | | | | <ul> <li>Reload event triggered by overflow condition.</li> </ul> | | | | | | <ul> <li>Programmable reload value in register RC2.</li> </ul> | | | | | | Counting down | | | | | | <ul> <li>Counting starts from FFFF<sub>H</sub>, underflow at value defined in register RC2.</li> </ul> | | | | | | <ul> <li>Reload event triggered by underflow condition.</li> </ul> | | | | | | – Reload value fixed at FFFF <sub>H</sub> . | | | | | Channel capture | Counting up only. | | | | | | <ul> <li>Counting starts from 0000<sub>H</sub>, overflow at FFFF<sub>H</sub>.</li> </ul> | | | | | | Reload event triggered by overflow condition. | | | | | | Reload value fixed at 0000 <sub>H</sub> . | | | | | | Capture event triggered by falling/rising edge at pin T2EX. | | | | | | Captured timer value stored in register RC2. | | | | | | Reload or capture events generate interrupts. | | | | #### Timer3 #### 17 Timer3 #### 17.1 Features - 16-bit incremental timer/counter (counting up) - Counting frequency up to f<sub>svs</sub> - Selectable clock prescaler - Six operating modes - Interrupt on overflow - Interrupt on compare #### 17.2 Introduction The possible applications for this timer include measuring the time interval between events, counting events, and generating a signal at regular intervals. Timer3 can function as a timer or a counter. When functioning as a timer, Timer3 is incremented in periods based on the MI\_CLK or LP\_CLK clocks. When functioning as a counter, Timer3 is incremented in response to a 1-to-0 transition (falling edge) at its configured input. Timer3 can be configured in four different operating modes for a variety of applications (see **Table 11**). The different operating modes allow the timer to be used for tasks such as: - Simple measurements of the times between two events. - Triggering the measuring unit upon PWM/CCU6 unit - Measurement of the 100 kHz LP\_CLK2 ### 17.3 Functional description Six modes of operation are provided to enable using this timer for various tasks. In every mode, the clocking source can be selected from MI\_CLK and LP\_CLK. In addition, a prescaler provides the capability to divide the selected clock source by 2, 4, or 8. The timer counts upwards, starting with the value in the timer count registers, up to the maximum count value, which depends on the selected mode of operation. Timer3 provides two individual interrupts on counter overflow, one for the low-byte and one for the high-byte counter register. #### 17.3.1 Timer3 modes overview The following table provides an overview of the timer modes together with the reasonable configuration options in **Table 11**. Table 11 Timer3 modes | Mode | Submode | Operation | | | |------|---------|--------------------------------------------------------------------------------|--|--| | 0 | No | 13-bit timer | | | | | submode | The timer essentially operates an 8-bit counter with a divide-by-32 prescaler. | | | | 1 | a | 16-bit timer | | | | | | he timer registers, TL3 and TH3, are concatenated to form a 16-bit counter. | | | ## Timer3 **Table 11** Timer3 modes (cont'd) | Mode | Submode | Operation | |------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | b | <b>16-bit timer triggered by an event</b> The timer registers, TL3 and TH3, are concatenated to form a 16-bit counter, which is triggered by an event to enable a single-shot measurement on a preset channel with the measurement unit. | | 2 | No<br>submode | 8-bit timer with auto-reload The timer register TL3 is reloaded with a user-defined 8-bit value in TH3 on overflow. | | 3 | а | Timer3 operating as two 8-bit timers The timer registers TL3 and TH3, operate as two separate 8-bit counters. | | 3 | b | Timer3 operating as two 8-bit timers for clock measurement The timer registers, TL3 and TH3, operate as two separate 8-bit counters. In this mode, the LP_CLK2 low power clock can be measured. TL3 acts as an edge counter for the clock edges and TH3 measures the interval between the edges. | #### Capture/compare unit 6 (CCU6) # 18 Capture/compare unit 6 (CCU6) #### 18.1 Feature set overview This section gives an overview over the different building blocks and their main features. #### Timer12 block features - Three capture/compare channels. Each channel can be used either as capture or as compare channel. - Supports three-phase PWM (six outputs with separate signals for high-side and low-side switches). - 16-bit resolution, maximum count frequency = peripheral clock. - Dead-time control for each channel to avoid short-circuits in the power stage. - Concurrent update of the T12 registers. - Center-aligned and edge-aligned PWM can be generated. - Single-shot mode is supported. - Start can be controlled by external events. - External events can be counted. - Multiple interrupt request sources. - · Hysteresis-like control mode. #### Timer13 block features - One independent compare channel with one output. - 16-bit resolution, maximum count frequency = peripheral clock. - Concurrent update of T13 registers. - Can be synchronized to T12. - Interrupt generation at period-match and compare-match. - Single-shot mode is supported. - Start can be controlled by external events. - · Capability of counting external events. #### **Additional specific functions** - Block commutation for brushless DC-drives implemented. - Position detection via hall-sensor pattern. - Noise filter for position input signals supported. - Automatic rotational speed measurement and commutation control for block commutation. - Integrated error handling. - Fast emergency stop without CPU load via external signal (CTRAP). - · Control modes for multi-channel AC drives. - Output levels can be selected and adapted to the power stage. #### Capture/compare unit 6 (CCU6) #### 18.2 Introduction The CCU6 unit is made up of the T12 timer block with three capture/compare channels and the T13 timer block with one compare channel. The T12 channels can independently generate PWM signals or accept capture triggers, or they can jointly generate control signal patterns to drive DC motors or inverters. A rich set of status bits, synchronized updating of parameter values via shadow registers, and flexible generation of interrupt request signals provide efficient software control. Note: The capture/compare module itself is referred to as CCU6 (capture/compare unit 6). A capture/compare channel inside this module is referred to as CC6x. The timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined (e.g., a channel works in compare mode, whereas another channel works in capture mode). The timer T13 can work only in compare mode. The multi-channel control unit generates output patterns which can be modulated by T12 and/or T13. The modulation sources can be selected and combined for modulating signals. **Capture/compare unit 6 (CCU6)** # 18.2.1 Block diagram Figure 20 CCU6 block diagram #### **UART1/UART2** # 19 UART1/UART2 The description in this chapter applies to both UART1 and UART2. #### 19.1 Features - Full-duplex asynchronous modes - 8-bit or 9-bit data frames, LSB first. - Fixed or variable baud rate. - Receive-buffered. - Multiprocessor communication. - Interrupt are generated when data transmission or receptions are complete. - Baud-rate generator with fractional divider for generating a wide range of baud rates. - Hardware logic for break and synch byte detection. #### 19.2 Introduction The UART provides a full-duplex asynchronous receiver/transmitter, i.e., it can transmit and receive simultaneously. It is also receive-buffered, i.e., it can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time when the reception of the second byte is complete, one of the bytes will be lost. The serial port receive and transmit registers are both accessed through the special function register (SFR) SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register. #### 19.2.1 Block diagram Figure 21 UART block diagram ### **UART1/UART2** #### 19.3 UART modes The UART can be used in four different modes. In mode 0, it operates as an 8-bit shift register. In mode 1, it operates as an 8-bit serial port. In modes 2 and 3, it operates as a 9-bit serial port. The only difference between mode 2 and mode 3 is the baud rate, which is fixed in mode 2 but variable in mode 3. The variable baud rate is set by the underflow rate on the dedicated baud-rate generator. The different modes are selected by setting bits SM0 and SM1 to the appropriate values, as shown in **Table 12**. Table 12 UART modes | SM0 | SM1 | Operating mode | Baud rate | | |-----|-----|------------------------------|---------------|--| | 0 | 0 | Mode 0: 8-bit shift register | $f_{PCLK}/2$ | | | 0 | 1 | Mode 1: 8-bit shift UART | Variable | | | 1 | 0 | Mode 2: 9-bit shift UART | $f_{PCLK}/64$ | | | 1 | 1 | Mode 3: 9-bit shift UART | Variable | | UART1 is connected to the integrated LIN transceiver, and to GPIO for test purposes. UART2 is connected to GPIO only. #### LIN transceiver ### 20 LIN transceiver #### 20.1 Features #### **General functional features** - Compliant with the LIN2.2 standard, backward-compatible with LIN1.3, LIN2.0, and LIN 2.1 - Compliant with SAE J2602 (slew rate, receiver hysteresis) #### **Special features** - Measurement of the LIN master baudrate via Timer2 - LIN can be used as input/output with SFR bits - TxD timeout feature (optional, on by default) ### **Operation mode features** - LIN Sleep mode (LSLM) - LIN Receive-Only mode (LROM) - LIN Normal mode (LNM) - High voltage input/output mode (LHVIO) #### **Supported baud rates** - Mode for transmission with up to 10.4 kilobaud - Mode for transmission with up to 20 kilobaud - Mode for transmission with up to 40 kilobaud - Mode for transmission with up to 115.2 kilobaud #### Slope mode features - Normal Slope mode (20 kbit/s) - Low Slope mode (10.4 kbit/s) - Flash mode (115.2 kbit/s) #### Wake-up features LIN bus wake-up #### LIN transceiver #### 20.2 Introduction The LIN module is a transceiver for the Local Interconnect Network (LIN), compliant with the LIN2.2 standard and backward-compatible with LIN1.3, LIN2.0 and LIN2.1. It operates as a bus driver between the protocol controller and the physical network. The LIN bus is a single-wire, bidirectional bus typically used for in-vehicle networks, using baud rates between 2.4 kilobaud and 20 kilobaud. Additionally, baud rates up to 115.2 kilobaud are implemented. The LIN module offers several different operation modes, including a LIN Sleep mode and the LIN Normal mode. The integrated slope control allows using several data transmission rates with optimized EMC performance. For data transfer at the end of line, a Flash mode up to 115.2 kilobaud is implemented. In specific conditions, this Flash mode supports data rates of up to 250 kbit/s. (In production environments, in point-to-point communications with reduced wire lengths and limited supply voltages.). ## 20.2.1 Block diagram Figure 22 LIN transceiver block diagram High-speed synchronous serial interface (SSC1/SSC2) # 21 High-speed synchronous serial interface (SSC1/SSC2) #### 21.1 Features - Master and Slave mode operation - Full-duplex or half-duplex operation - Transmit- and receive-buffered - Flexible data format - Programmable number of data bits: 2 to 16 bits - Programmable shift direction: least significant bit (LSB) or most significant bit (MSB) shift first - Programmable clock polarity: idle low or high state for the shift clock - Programmable clock/data phase: data shift with leading or trailing edge of the shift clock - Variable baud rate - Compatible with Serial Peripheral Interface (SPI) - Interrupt generation - On a "transmitter empty" condition - On a "receiver full" condition - On an error condition (receive, phase, baud rate, or transmission error) #### High-speed synchronous serial interface (SSC1/SSC2) #### 21.2 Introduction The high-speed synchronous serial interface (SSC) supports both full-duplex and half-duplex serial synchronous communication. The serial clock signal can be generated by the SSC internally (Master mode), using its own 16-bit baud rate generator, or can be received from an external master (Slave mode). Data width, shift direction, clock polarity, and phase are programmable. This allows communication with SPI-compatible devices as well as devices using other synchronous serial interfaces. Data is transmitted or received on the TXD and RXD lines, which are normally connected to the MTSR (Master Transmit, Slave Receive) and MRST (Master Receive, Slave Transmit) pins. The clock signal is output via the MS\_CLK (Master Serial Shift Clock) line or input via the SS\_CLK (Slave Serial Shift Clock) line. Both lines are normally connected to the SCLK pin. Transmission and reception of data are double-buffered. ## 21.2.1 Block diagram Figure 23 shows all functionally relevant interfaces associated with the SSC kernel. Figure 23 SSC interface diagram #### **Measurement unit** ## 22 Measurement unit #### 22.1 Features - 1 x 8-bit ADC with 10 inputs. Attenuators allow measuring high-voltage input signals. - Supply voltage attenuators for attenuating VS, VDDP and VDDC. - VBG monitoring of the 8-bit ADC to guarantee functional safety requirements. - Bridge driver diagnosis measurement (VDH, VCP). - Temperature sensor for monitoring the chip temperature and PMU regulator temperature. - BEMF comparators for triggering commutation in BLDC applications. - Supplement block with reference voltage generation, bias current generation, voltage buffer for NVM reference voltage, voltage buffer for analog module reference voltage, and a test interface. #### 22.2 Introduction The measurement unit is a functional unit that comprises the following submodules: Table 13 Measurement functions and associated modules | Module name | Module | Functions | |------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Central function<br>unit | Bandgap reference circuit | The bandgap reference submodule provides two reference voltages: | | | | 1. A trimmable reference voltage for the 8-bit ADC. A local dedicated bandgap circuit ensures that the reference voltage does not drop, e.g., because of crosstalk or ground voltage shift. | | | | 2. The reference voltage for the NVM module. | | 8-bit ADC (ADC2) | 8-bit ADC module with 10 multiplexed inputs and including high-voltage input attenuators | • 5 high-voltage inputs supporting the full supply range (2.5 V30.7 V(FS)) | | | | • 2 medium-voltage inputs (05 V/7 V FS). | | | | • 3 low-voltage inputs (01.2 V/1.6 V FS) | | | | (See the following figure for the allocation of the inputs). | | 10-bit ADC (ADC1) | 10-bit ADC module with 8 multiplexed inputs | Five (5 V) analog inputs from port 2.x. | | 14 Bit ADCs<br>(ADC3, ADC4) | 14 Bit Sigma Delta ADC module | Two differential analog inputs from Port 2.x | | VDH input<br>voltage<br>attenuator | VDH input voltage attenuator | Scales down V(VDH) to the input voltage range of ADC1.CH6. | #### **Measurement unit** Table 13 Measurement functions and associated modules (cont'd) | Module name | Module | Functions | |-------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Temperature<br>sensor | Temperature sensor with two multiplexed sensing elements: • Sensor located on the PMU • Sensor located on the central chip | Generates an output voltage that is a linear function of the local chip (junction) temperature. | | BEMF<br>comparators | Back electromotive force comparators | Comparators are used to detect the back electromotive force (zero-crossing event), which can be used as a commutation trigger for BLDC applications. | | Core<br>measurement<br>module | Digital signal processing and ADC2 control unit | Generates the control signal for the 8-bit ADC2 and the synchronous clock for the switched capacitor circuits. | | | | 2. Performs digital signal processing functions and provides status outputs for interrupt generation. | #### **Measurement unit** #### **Block diagram** 22.2.1 Figure 24 Measurement unit, overview #### **Measurement unit** # 22.2.1.1 BEMF comparator block diagram **BEMF comparator (applies to each of the three comparators)** Figure 25 Measurement core module (incl. ADC2) # 23 Measurement core module (incl. ADC2) #### 23.1 Features - 10 individually programmable channels, split into two groups of user-configurable and non-configurable channels, respectively. - Individually programmable channel prioritization scheme for the measurement unit. - Two independent filter stages with programmable low-pass and time filter characteristics for each channel. - Two channel configurations: - Programmable upper- and lower trigger thresholds comprising a fully programmable hysteresis. - Two individually programmable trigger thresholds with limit hysteresis settings. - Individually programmable interrupts and statuses for all channel thresholds. #### 23.2 Introduction The basic function of this block is the digital postprocessing of several digitized analog measurement signals by filtering, level comparison, and interrupt generation. The measurement postprocessing block consists of ten identical channel units attached to the outputs of the 10-channel 8-bit ADC (ADC2). It processes ten channels, where the channel sequence and prioritization is programmable within a wide range. # 23.2.1 Block diagram Figure 26 Module block diagram ### Measurement core module (incl. ADC2) #### 23.2.2 Measurement core module mode overview The basic function of this unit is the digital signal processing of several digitized analog measurement signals by filtering, level comparison, and interrupt generation. The measurement core module processes ten channels in a quasi-parallel process. As shown in the figure above, the ADC2 postprocessing unit consists of a channel controller (sequencer), a 10-channel demultiplexer, and the signal-processing block, which filters and compares the sampled ADC2 values for each channel individually. The channel control block controls the multiplexer sequencing on the analog side, before the ADC2, and in the digital domain, behind the ADC2. The channel sequence can be controlled in a flexible way, which allows a certain degree of channel prioritization. This capability can be used, e.g., to give supply voltage channels a higher priority than the other channel measurements. In addition, the measurement core module offers two different postprocessing measurement modes for over- and undervoltage detection and for two-level threshold detection. The channel controller (sequencer) runs in one of the following modes: - Normal Sequencer: Channels are selected according to the 10 sequence registers which contain individual enablers for each of the 10 channels. - Exceptional Interrupt Measurement: Following a hardware event, a high-priority channel is inserted into the current sequence. The current actual measurement is not destroyed. - Exceptional Sequence Measurement: Following a hardware event, a complete sequence is inserted after the current measurement is finished. The current sequence is interrupted by the exception sequence. 10-bit analog-to-digital converter (ADC1) # 24 10-bit analog-to-digital converter (ADC1) #### 24.1 Features The principal features of the ADC1 are: - Up to 8 analog input channels. - Flexible results handling - 10-bit resolution. - Flexible source selection due to sequencer: - Insert one exceptional sequence (ESM). - Insert an interrupt measurement into the current sequence (EIM), single or up to 128 times. - Software mode. - Conversion sample time (separate for each channel) adjustable to adapt to sensors and reference. - Standard external reference (VAREF) to support ratiometric measurements and different signal scales. - DMA support, transfer ADC conversion results via DMA into RAM. - Support of suspended and power-saving modes. - Result data protection for slow CPU access (Wait-for-Read mode). - Programmable clock divider. - Integrated sample and hold circuitry. ### 24.2 Introduction The TLE9872-2QTW40 includes a high-performance 10-bit analog-to-digital converter (ADC1) with eight multiplexed analog input channels. The ADC1 uses a successive approximation technique to convert the analog voltage levels from up to eight different sources. The analog input channels of the ADC1 are available at ANO and AN2 to AN5. ### 10-bit analog-to-digital converter (ADC1) # 24.2.1 Block diagram Figure 27 ADC1 top-level block diagram As shown in the figure above, the ADC1 postprocessing block consists of a channel controller (Sequencer) and an 8-channel demultiplexer. The channel control block controls the multiplexer sequencing on the analog side, before the ADC1, and in the digital domain, behind the ADC1. The channel sequence can be controlled in a flexible way, which allows a certain degree of channel prioritization. This capability can be used, e.g., to give supply voltage channels a higher priority than the other channel measurements. 14-Bit Sigma Delta ADC (ADC3 / ADC4) # 25 14-Bit Sigma Delta ADC (ADC3 / ADC4) ### 25.1 Features #### **Module features:** - Full differential capacitive input - 14 bit resolution - Full differential scale: $V_{\text{diff,lin}}$ - Extended differential input range with reduced accuracy: $V_{\text{diff,nonlin}}$ - Sampling frequency: f<sub>ADC3/4</sub> - Programmable oversampling ratio: OSR - High supply rejection ratio - · Internal clock jittering # 25.2 Functional description The 2 integrated 14 Bit Sigma Delta ADCs are building a Sensor Interface for an external AMR / GMR Sensor. The application configuration is shown below. Figure 28 Application of integrated Sigma Delta ADCs 14-Bit Sigma Delta ADC (ADC3 / ADC4) # 25.2.1 Input voltage range of SDADC Figure 29 Input voltage range **High-voltage monitor input** # 26 High-voltage monitor input #### 26.1 Features - High-voltage input with V<sub>MONth</sub> threshold voltage - Integrated selectable pull-up and pull-down current sources - Wake capability for power-saving modes - Level change sensitivity configurable for transitions from low to high, high to low, or both directions #### 26.2 Introduction This module is dedicated to monitor external voltage levels above or below a specified threshold or it can be used to detect a wake-up event at the high-voltage MON pin in low-power mode. The input level can be monitored if the module is enabled (PMU\_MON\_CNF). To use the Wake function when the IC is in a low-power mode, the monitoring pin is switched to Sleep mode via the SFR bit EN. # 26.2.1 Block diagram Figure 30 High-voltage monitor input block diagram **Bridge driver (incl. charge pump)** # 27 Bridge driver (incl. charge pump) #### 27.1 Features The MOSFET driver is intended to drive external normal-level NFET transistors in bridge configurations. The driver provides many diagnostic functions for detecting faults. ### **Functional features** - External power NFET transistor driver stage with driver capability of Q<sub>tot max</sub>. - Adjustable cross-conduction protection. - Supply voltage (VSD) monitoring incl. adjustable over- and undervoltage shutdown with configurable interrupt signalling. - VSD operating range: V<sub>SD AM</sub>. - VDS comparators for short-circuit-detection in both on- and off-states. - · Open-load detection in the off-state. - Flexible PWM frequency range. Rates above 25 kHz require power dissipation and duty-cycle resolution analysis. #### 27.2 Introduction The MOSFET driver stage can be used for controlling external power NFET transistors (normal level). The module output is controlled by the SFR or the System PWM Machine (CCU6). **Bridge driver (incl. charge pump)** # 27.2.1 Block diagram Figure 31 Bridge driver module block diagram (incl. system connections) ### 27.2.2 General #### **Protection functions** - Overcurrent detection and shutdown feature for external MOSFET based on drain-source measurements. - Programmable minimum cross-current protection time. - Open-load detection feature in the off-state for external MOSFET. ### **Current sense amplifier** # 28 Current sense amplifier #### 28.1 Features #### **Main features** - Programmable gain settings: G - Differential input voltage: V<sub>IX</sub> - Wide common-mode input range: V<sub>CM</sub> - Low setting time: T<sub>SET</sub> ### 28.2 Introduction The current sense amplifier in the following figure can be used to measure near-ground differential voltages via the 10-bit ADC. Its gain is digitally programmable through internal control registers. Linear calibration has to be applied to achieve high gain accuracy, e.g., end-of-line calibration using the shunt resistor. The following figure shows how the current sense amplifier can be used as a low-side current sense amplifier where the motor current is converted to a voltage by means of a shunt resistor $R_{\rm SH}$ . A differential amplifier input is used to eliminate measurement errors caused by a voltage drop across the stray resistance $R_{\rm Stray}$ and differences between the external and internal grounds. If the voltage at one or both inputs is outside the operating range, the input circuit is overloaded and requires a certain specified **recovery time**. In general, an external low-pass filter should suppress of EMI. **Current sense amplifier** #### **Block diagram** 28.2.1 Figure 32 **Current sense amplifier block diagram** ### **Application information** #### **Application information** 29 #### **BLDC** driver 29.1 The following figure shows the TLE9872-2QTW40 in an electric drive application setup controlling a BLDC Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition, or quality of the device. This is a very simplified example of an application circuit and bill of materials. The function must be Note: verified in the actual application. ### **Application information** Table 14 External components (BOM) | Symbol | Function | Component | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | $\overline{C_{VS1}}$ | Blocking capacitor at VS pin | ≥ 100 nF ceramic, ESR < 1 Ω | | $\overline{C_{VS2}}$ | Blocking capacitor at VS pin | > 2.2 μF Elco <sup>1)</sup> | | C <sub>VDDP</sub> | Blocking capacitor at VDDP pin | See P_2.1.2 and P_2.1.20 | | C <sub>VDD_EXT</sub> | Blocking capacitor at VDDEXT pin | See P_2.3.22 and P_2.3.20 | | C <sub>VDDC</sub> | Blocking capacitor at VDDC pin | See P_2.2.1 and P_2.2.17 | | C <sub>VAREF</sub> | Blocking capacitor at VAREF pin | See P_9.1.1 | | $\overline{C_{LIN}}$ | Standard C for LIN slave | 220 pF | | C <sub>VSD</sub> | Filter C for charge pump end driver | 1 μF | | C <sub>CPS1</sub> | Charge pump capacitor | 220 nF | | C <sub>CP2S</sub> | Charge pump capacitor | 220 nF | | $\overline{C_{VCP}}$ | Charge pump capacitor | 470 nF | | C <sub>MON</sub> | Filter C for ISO pulses | 10 nF | | C <sub>VDH</sub> | Capacitor | 3.3 nF | | C <sub>PH1</sub> | Capacitor | 220 μF | | C <sub>PH2</sub> | Capacitor | 220 μF | | C <sub>PH3</sub> | Capacitor | 220 μF | | C <sub>OPAFILT</sub> | Capacitor | 1 nF | | C <sub>EMCP1</sub> | Capacitor | 1 nF | | C <sub>EMCP2</sub> | Capacitor | 1 nF | | C <sub>EMCP3</sub> | Capacitor | 1 nF | | $C_{PFILT1}, C_{PFILT2}$ | Capacitor | Application specific | | R <sub>MON</sub> | Resistor at MON pin | 3.9 kΩ | | R <sub>VSD</sub> | Limitation of reverse current due to transient (-2 V, 8 ms). Max. ratings of the VSD pin has to be met, alternatively the resistor shall be replaced by a diode | 2 Ω | | $R_{VDH}$ | Resistor | 1 kΩ | | R <sub>GATE</sub> | Resistor | 2 Ω | | R <sub>OPAFILT</sub> | Resistor | 12 Ω | | R <sub>SH1</sub> | Resistor | Optional | | R <sub>SH2</sub> | Resistor | Optional | | R <sub>SH3</sub> | Resistor | Optional | | L <sub>PFILT</sub> | | - | | $\overline{D_{VS}}$ | Reverse-polarity protection diode | - | <sup>1)</sup> The capacitor must be dimensioned so as to ensure that operations which modify the content of the flash are never interrupted (e.g., in case of power loss). ### **Application information** # 29.2 ESD immunity according to IEC61000-4-2 Note: Tests for ESD immunity according to IEC61000-4-2 "gun test" (150 pF, 330 $\Omega$ ) have been performed. The results and test conditions will be available in a test report. Table 15 ESD "gun test" | Performed test | Result | Unit | Remarks | |------------------------------------------|--------|------|----------------| | ESD at pin LIN, versus GND <sup>1)</sup> | > 6 | kV | Positive pulse | | ESD at pin LIN, versus GND <sup>1)</sup> | < -6 | kV | Negative pulse | 1) ESD test "ESD GUN" is specified with external components; see application diagram: $C_{\text{MON}} = 100 \text{ nF}, R_{\text{MON}} = 1 \text{ k}\Omega, C_{\text{LIN}} = 220 \text{ pF}, C_{\text{VS}} = > 20 \text{ µF ELCO} + 100 \text{ nF ESR} < 1 \Omega, C_{\text{VSD}} = 1 \text{ µF}, R_{\text{VSD}} = 2 \Omega.$ # 30 Electrical characteristics This chapter includes all relevant electrical characteristics of the product TLE9872-2QTW40. ### **30.1** General characteristics # 30.1.1 Absolute maximum ratings # Table 16 Absolute maximum ratings<sup>1)</sup> | Parameter | Symbol | | Value | S | Unit | Note or | Number | |------------------------------|-------------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Voltages – supply pins | | | 1 | | | | ı | | Supply voltage VS | V <sub>S</sub> | -0.3 | _ | 40 | ٧ | Load dump | P_1.1.1 | | Supply voltage VSD | $V_{SD}$ | -0.3 | _ | 48 | V | _ | P_1.1.2 | | Supply voltage VSD | V <sub>SD_max_extend</sub> | -2.8 | - | 48 | V | <sup>2)</sup> Series resistor $R_{VSD} = 2.2 \Omega$ , $t = 8 \text{ ms}$ | P_1.1.32 | | Voltage range VDDP | $V_{DDP}$ | -0.3 | _ | 5.5 | V | _ | P_1.1.3 | | Voltage range VDDP | V <sub>DDP_max_extend</sub> | -0.3 | - | 7 | V | In case of voltage transients on $V_S$ with $\Delta V_S/\Delta t \ge 1 \text{ V/}\mu\text{s}$ ; duration: $t \le 150 \mu\text{s}$ ; $C_{\text{VDDP}} \le 570 n\text{F}$ | P_1.1.41 | | Voltage range VDDEXT | $V_{\text{DDEXT}}$ | -0.3 | - | 5.5 | V | _ | P_1.1.4 | | Voltage range VDDEXT | V <sub>DDEXT_max_extend</sub> | -0.3 | _ | 7 | V | In case of voltage transients on $V_{\rm S}$ with $\Delta V_{\rm S}/\Delta t \ge 1 {\rm V/\mu s};$ duration: $t \le 150 {\rm \mu s};$ $C_{\rm VDDEXT} \le 570 {\rm nF}$ | P_1.1.42 | | Voltage range VDDC | $V_{DDC}$ | -0.3 | _ | 1.6 | ٧ | _ | P_1.1.5 | | Voltages – high-voltage pins | | | • | • | | | | | Input voltage at LIN | V <sub>LIN</sub> | -28 | _ | 40 | V | _ | P_1.1.7 | | Input voltage at MON | V <sub>MON_maxrate</sub> | -28 | _ | 40 | V | 3) | P_1.1.8 | | Input voltage at VDH | V <sub>VDH_maxrate</sub> | -2.8 | - | 40 | V | 4) | P_1.1.38 | | Voltage range at GHx | $V_{GH}$ | -8.0 | - | 48 | V | 5) | P_1.1.9 | | Voltage range at GHx vs. SHx | $V_{GHvsSH}$ | -0.3 | _ | 14 | ٧ | _ | P_1.1.44 | | Voltage range at SHx | V <sub>SH</sub> | -8.0 | - | 48 | V | - | P_1.1.11 | | Voltage range at SL | V <sub>SL</sub> | -8.0 | _ | 48 | V | _ | P_1.1.48 | | Voltage range at GLx | $V_{GL}$ | -8.0 | _ | 48 | V | 6) | P_1.1.13 | | Voltage range at GLx vs. SL | $V_{GLvsSL}$ | -0.3 | _ | 14 | ٧ | _ | P_1.1.45 | #### **Electrical characteristics** # **Table 16** Absolute maximum ratings<sup>1)</sup> (cont'd) | Parameter | Symbol | | Value | S | Unit | Note or | Number | |---------------------------------------------------------------------------------------|----------------------------|-------|-------|-----------------------|------|------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Voltage range at charge pump<br>pins CP1H, CP1L, CP2H, CP2L,<br>VCP | $V_{CPx}$ | -0.3 | - | 48 | V | 7) | P_1.1.15 | | Voltages – GPIOs | • | • | | | • | | | | Voltage on any port pin | V <sub>in</sub> | -0.3 | - | V <sub>DDP</sub> +0.3 | V | $^{8)}V_{\rm IN} < V_{\rm DDPmax}$ | P_1.1.16 | | Current at VCP pin | | | | | | | | | Max. current at VCP pin | I <sub>VCP</sub> | -15 | _ | - | mA | _ | P_1.1.35 | | Injection current at GPIOs | | | | | | | | | Injection current on any port pin | I <sub>GPIONM</sub> | -5 | _ | 5 | mA | 9) | P_1.1.34 | | Sum of all injected currents in Normal mode | I <sub>GPIOAM_sum</sub> | -50 | - | 50 | mA | 9) | P_1.1.30 | | Sum of all injected currents in Power-down mode (Stop mode) | I <sub>GPIOPD_sum</sub> | -5000 | _ | 50 | μΑ | 9) | P_1.1.36 | | Sum of all injected currents in Sleep mode | I <sub>GPIOSleep_sum</sub> | -5 | - | 5 | mA | 9) | P_1.1.37 | | Other voltages | | | | | | | | | Input voltage VAREF | V <sub>AREF</sub> | -0.3 | - | V <sub>DDP</sub> +0.3 | V | _ | P_1.1.17 | | Input voltage<br>OP1, OP2 | V <sub>OAI</sub> | -7 | - | 7 | V | _ | P_1.1.23 | | Temperatures | | | | | | | | | Junction temperature | T <sub>i</sub> | -40 | _ | 175 | °C | _ | P_1.1.18 | | Storage temperature | $T_{\rm stg}$ | -55 | _ | 150 | °C | _ | P_1.1.19 | | ESD susceptibility | | | • | | | | • | | ESD susceptibility all pins | $V_{ESD1}$ | -2 | - | 2 | kV | <sup>10)</sup> HBM | P_1.1.20 | | ESD susceptibility pins MON, VS, VSD vs.GND | $V_{\rm ESD2}$ | -4 | - | 4 | kV | <sup>11)</sup> HBM | P_1.1.21 | | ESD susceptibility pins LIN vs. GND_LIN | $V_{ESD3}$ | -6 | - | 6 | kV | <sup>10)</sup> HBM | P_1.1.22 | | ESD susceptibility CDM all pins vs. GND | V <sub>ESD_CDM1</sub> | -500 | - | 500 | V | 12) | P_1.1.28 | | ESD susceptibility CDM<br>pins 1, 12, 13, 24, 25, 36, 37, 48<br>(corner pins) vs. GND | V <sub>ESD_CDM2</sub> | -750 | - | 750 | V | 12) | P_1.1.43 | #### **Electrical characteristics** - 1) Not subject to production test, specified by design. - 2) Conditions and minimum values are derived from application conditions for reverse polarity events. - 3) The minimum voltage of -28 V applies only with an external 3.9 k $\Omega$ series resistor. - 4) The minimum voltage of -2.8 V applies only with an external 1 $k\Omega$ series resistor. - 5) To achieve the maximum ratings on this pin, the following relationships with parameter P\_1.1.44 have to be observed: $V_{GH} < V_{SH} + V_{GHvsSH min}$ and $V_{SH} < V_{GH} + 0.3$ V. - 6) To achieve the maximum ratings on this pin, the following relationships with parameter P\_1.1.45 have to be observed: $V_{GL} < V_{SL} + V_{GLvsSL min}$ and $V_{SL} < V_{GL} + 0.3$ V. - 7) These limits can be kept if the maximum current drawn out of the pin does not exceed the limit of 200 $\mu$ A. - 8) Includes TMS and RESET. - 9) P\_1.1.16 must not been exceeded in the injection current. - 10) ESD susceptibility based on the HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 kΩ, 100 pF). - 11) MON with external circuitry of a series resistor with 3.9 k $\Omega$ and 10 nF (at connector); VS with an external ceramic capacitor with 100 nF; VSD with an external capacitor with 470 nF; VDH with external circuitry of a series resistor with 1 k $\Omega$ and 3.3 nF (at pin). - 12) ESD susceptibility based on the HBM according to ANSI/ESDA/JEDEC JESD22-C101F. #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect the reliability of the device. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered to be outside the normal operating range. Protection functions are not designed for continuous repetitive operation. #### **Electrical characteristics** ### 30.1.2 Functional range ### Table 17 Functional range | | V <sub>S_AM</sub> V <sub>S_AM_extend</sub> | <b>Min.</b> 5.5 28 | <b>Typ.</b> – | Max. | | <b>Test Condition</b> | | |-------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|---------------|------|------|-------------------------------------------------------------------|----------| | Extended supply voltage in Active | | | _ | | | | | | , | V <sub>S_AM_extend</sub> | 28 | | 28 | V | _ | P_1.2.1 | | | | | _ | 40 | V | 1)2) Extended supply range leads to parameter deviation. | P_1.2.16 | | Supply voltage in Active mode for MOSFET driver supply | $V_{SD\_AM}$ | 5.4 | _ | 28 | V | - | P_1.2.18 | | Extended supply voltage in Active mode for MOSFET driver supply | $V_{\rm SD\_AM\_extend}$ | 28 | _ | 32 | V | 1)2)4) Extended supply range leads to parameter deviation. | P_1.2.17 | | Specified supply voltage for LIN transceiver | $V_{\rm S\_AM\_LIN}$ | 5.5 | - | 18 | V | Parameter specification. | P_1.2.2 | | Extended supply voltage for LIN transceiver | $V_{S\_AM\_LIN}$ | 4.8 | _ | 28 | V | <sup>2)</sup> Extended supply range leads to parameter deviation. | P_1.2.14 | | Supply voltage in Active mode with reduced functionality (retaining full operation for microcontroller and flash) | $V_{S\_AMmin}$ | 3.0 | - | 5.5 | V | 3) | P_1.2.3 | | Supply voltage in Sleep mode | $V_{S\_Sleep}$ | 3.0 | _ | 28 | V | - | P_1.2.4 | | | $\Delta V_{\rm S}/\Delta t$ | -1 | _ | 1 | V/µs | 4) | P_1.2.5 | | Output sum current for all GPIO pins | I <sub>GPIO,sum</sub> | -50 | - | 50 | mA | 4) | P_1.2.7 | | Junction temperature range 1 | $T_{j\_extend\_1}$ | -40 | - | 150 | °C | - | P_1.2.22 | | | $T_{\text{j\_extend\_2}}$ | -40 | - | 165 | °C | <sup>4)</sup> Incl. flash<br>read/write/erase | P_1.2.23 | | Junction temperature range 3 | T <sub>j_extend_3</sub> | 165 | _ | 175 | °C | <sup>4)</sup> Incl. flash read | P_1.2.24 | <sup>1)</sup> This operation voltage range is only allowed for a short duration: $t_{\text{max}} \le 400 \text{ ms}$ (continuous operation at this voltage is not allowed), $f_{\text{sys}} = 24 \text{ MHz}$ , $I_{\text{VDDP}} = 10 \text{ mA}$ , $I_{\text{VDDEXT}} = 5 \text{ mA}$ . In addition, the power dissipation caused by the charge pump and the MOSFET driver has to be considered. Charge pump and MOSFET driver operation above the specified voltage range is not allowed. <sup>2)</sup> Parameter deviations mean that the electrical parameters of the device may present values outside the range specified within the minimum and maximum values. <sup>3)</sup> Functionality is reduced (for example, cranking pulse); parameter deviations are possible: The electrical parameters of the device may present values outside the range specified within the minimum and maximum values. <sup>4)</sup> Not subject to production test, specified by design. # 30.1.3 Current consumption ### Table 18 Electrical characteristics | Parameter | Symbol | | Value | S | Unit | Note or Test Condition | Number | |-----------------------------------------------------------------|-----------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Current consumption a | t VS pin | | 1 | | | | | | Current consumption in Active mode at VS pin | I <sub>Vs</sub> | _ | 30 | 35 | mA | <sup>1)</sup> f <sub>sys</sub> = 20 MHz<br>No loads on pins,<br>LIN in recessive state | P_1.3.1 | | Current consumption in Active mode at VSD pin | I <sub>VSD</sub> | _ | _ | 40 | mA | 20 kHz<br>PWM on bridge driver | P_1.3.8 | | Current consumption in<br>Slow-down mode | I <sub>SDM_3P</sub> | - | - | 35 | mA | $f_{\rm sys}$ = 5 MHz;<br>LIN communication running;<br>charge pump on (reverse polarity<br>FET on), external low-side FET<br>static on (Motor Break mode);<br>VDDEXT on; Sensor input read via<br>SDADC and calculate angle<br>( $f_{\rm SDADC}$ = 5 MHz); all other modules<br>set to power down;<br>$V_{\rm S}$ = 13.5 V | P_1.3.19 | | Current consumption in<br>Sleep mode | I <sub>Sleep</sub> | - | 30 | 35 | μА | <sup>2)</sup> System in Sleep mode,<br>microcontroller not powered,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND:<br>$-40^{\circ}\text{C} \le T_{j} \le 85^{\circ}\text{C}$ ;<br>$V_{S} = 5.5 \text{ V}$ to $18 \text{ V}$ | P_1.3.3 | | Current consumption in<br>Sleep mode, extended<br>temperature 1 | I <sub>Sleep_extend_1</sub> | - | 90 | 200 | μΑ | <sup>2)</sup> System in Sleep mode,<br>microcontroller not powered,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND:<br>-40°C ≤ T <sub>j</sub> ≤ 150°C;<br>V <sub>S</sub> = 5.5 V to 18 V | P_1.3.15 | | Current consumption in<br>Sleep mode, extended<br>temperature 2 | I <sub>Sleep_extend_2</sub> | - | 300 | 500 | μΑ | <sup>2)</sup> System in Sleep mode,<br>microcontroller not powered,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND:<br>$150^{\circ}\text{C} \le T_{j} \le 175^{\circ}\text{C}$ ;<br>$V_{S} = 5.5 \text{ V}$ to $18 \text{ V}$ | P_1.3.16 | #### **Electrical characteristics** #### Table 18 **Electrical characteristics** (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm i}$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | !s | Unit | Note or Test Condition | Number | | |-----------------------------------------------------------------------------------------|----------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | | | | | Current consumption in<br>Sleep mode | I <sub>Sleep</sub> | - | - | 33 | μΑ | <sup>2)</sup> System in Sleep mode,<br>microcontroller not powered,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND:<br>-40°C $\leq T_j \leq 40$ °C;<br>$V_s = 5.5 \text{ V}$ to 18 V | P_1.3.9 | | | Current consumption in<br>Sleep mode with cyclic<br>wake | I <sub>Cyclic</sub> | - | - | 110 | μА | $^{2)}$ -40°C $\leq T_{j} \leq 85$ °C;<br>$V_{S} = 5.5 \text{ V to } 18 \text{ V};$<br>$t_{Cyclic\_ON} = 4 \text{ ms};$<br>$t_{Cyclic\_OFF} = 2048 \text{ ms}$ | P_1.3.4 | | | Current consumption in<br>Sleep mode with cyclic<br>wake, extended<br>temperature range | I <sub>Cyclic_extend</sub> | _ | - | 600 | μΑ | $^{2)}$ -40°C $\leq T_{j} \leq$ 175°C;<br>$V_{S} = 5.5 \text{ V to } 18 \text{ V};$<br>$t_{Cyclic_{ON}} = 4 \text{ ms};$<br>$t_{Cyclic_{OFF}} = 2048 \text{ ms}$ | P_1.3.18 | | | Current consumption in<br>Stop mode | I <sub>Stop</sub> | _ | 110 | 160 | μΑ | System in Stop mode,<br>microcontroller not clocked,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND;<br>$-40^{\circ}\text{C} \le T_{j} \le 85^{\circ}\text{C};$<br>$V_{\text{S}} = 5.5 \text{ V}$ to 18 V | P_1.3.10 | | | Current consumption in<br>Stop mode, extended<br>temperature range 1 | I <sub>Stop_extend</sub> | _ | 600 | 1800 | μΑ | System in Stop mode,<br>microcontroller not clocked,<br>wake-capable via LIN and MON;<br>MON connected to VS or GND;<br>GPIOs open (no loads) or<br>connected to GND;<br>$-40^{\circ}\text{C} \le T_{j} \le 150^{\circ}\text{C};$<br>$V_{S} = 5.5 \text{ V}$ to 18 V | P_1.3.20 | | <sup>1)</sup> Current on $V_s$ , ADC1/2/3/4 active, timer running, LIN active (recessive). Note: Within the functional range, the IC operates as described in the circuit description. The electrical characteristics are specified under the conditions noted in the related electrical characteristics table. <sup>2)</sup> Incl. leakage currents from VDH, VSD and MON. ### 30.1.4 Thermal resistance Table 19 Thermal resistance | Parameter | Symbol | Values | | Unit | Note or | Number | | |-----------------------------|------------------------|--------|------|------|---------|----------------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Junction to soldering point | $R_{thJSP}$ | - | 6 | - | K/W | 1) Measured to exposed pad | P_1.4.1 | | Junction to ambient | $R_{thJA}$ | - | 33 | _ | K/W | 1)2) | P_1.4.2 | | Junction to top | Ψ <sub>JTOP 2s2p</sub> | - | 8 | _ | K/W | 1)2) | P_1.4.3 | <sup>1)</sup> Not subject to production test, specified by design. # 30.1.5 Timing characteristics The transition times between the system modes are specified here. Generally, the timings are defined from the time when the corresponding bits in register PMCON0 are set until the sequence is terminated. ### Table 20 System timing<sup>1)</sup> | Parameter | Symbol | Values | | | Unit | <b>Note or Test Condition</b> | Number | | |--------------------------------------|---------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------|---------|--| | | | Min. | Тур. | Max. | | | | | | Wake-up time when running on battery | t <sub>start</sub> | - | _ | 3 | ms | Battery ramp-up time until the start of code execution | P_1.5.6 | | | Wake-up time when running on battery | t <sub>startSW</sub> | _ | - | 1.5 | ms | Battery ramp-up time until<br>the MCU reset is released;<br>$V_S > 3 \text{ V}$ and RESET = 1 | P_1.5.1 | | | Time to exit sleep | t <sub>sleep - exit</sub> | _ | - | 1.5 | ms | Rising/falling edge of any<br>wake-up signal (LIN, MON)<br>until the MCU reset is<br>released | P_1.5.2 | | | Time to enter sleep | t <sub>sleep -</sub> | - | _ | 330 | μs | 2) | P_1.5.3 | | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> According to Jedec JESD51-2,-5,-7 with natural convection on an FR4 2s2p board. Board: $76.2 \times 114.3 \times 1.5 \text{ mm}^3$ with two inner copper layers (35 µm strong), with thermal dissipation via array under the exposed pad contacting the first inner copper layer and 300 mm<sup>2</sup> of cooling area on the bottom layer (70 µm). <sup>2)</sup> Wake events during sleep entry are stored and lead to wake-up after Sleep mode is reached. #### **Power management unit (PMU)** 30.2 This chapter includes all electrical characteristics of the power management unit. #### PMU I/O supply (VDDP) parameters 30.2.1 This chapter describes electrical parameters which are observable on the SoC level. The pad-supply VDDP and the transition times between the system modes are specified in the following table. #### Table 21 **Electrical characteristics** | Parameter | Symbol | | Value | 5 | Unit | Note or | Number | |--------------------------------------------------------------------------------------------|----------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Specified output current | I <sub>VDDP</sub> | 0 | _ | 50 | mA | 1) | P_2.1.1 | | Specified output current | I <sub>VDDP</sub> | 0 | - | 30 | mA | 1)2) | P_2.1.22 | | Required decoupling capacitance | C <sub>VDDP1</sub> | 0.47 | _ | 2.2 | μF | <sup>3)4)5)</sup> ESR < 1 Ω | P_2.1.2 | | Required buffer capacitance for stability (load jumps) | C <sub>VDDP2</sub> | 1 | - | 2.2 | μF | 3)4)5) | P_2.1.20 | | Output voltage including line and load regulation in Active mode | $V_{DDPOUT}$ | 4.9 | 5.0 | 5.1 | V | $I_{load} < 90 \text{ mA};$<br>$V_{S} > 5.5 \text{ V}$ | P_2.1.3 | | Output voltage including line and load regulation in Active mode | $V_{DDPOUT}$ | 4.9 | 5.0 | 5.1 | V | $I_{load}$ < 70 mA;<br>$V_{S}$ > 5.5 V | P_2.1.23 | | Output voltage including line and load regulation in Stop mode | $V_{\text{DDPOUTSTOP}}$ | 4.5 | 5.0 | 5.5 | V | $^{6)}$ $I_{load}$ is only internal;<br>$V_S > 5.5 \text{ V}$ ;<br>$-40^{\circ}\text{C} \le T_j \le -150^{\circ}\text{C}$ | P_2.1.21 | | Output voltage including line and load regulation in Stop mode, extended temperature range | V <sub>DDPOUTSTOP_HT</sub> | 3.5 | 5.0 | 5.8 | V | $^{6)}$ $I_{load}$ is only internal;<br>$V_S > 5.5 \text{ V};$<br>$150^{\circ}\text{C} < T_j \le 175^{\circ}\text{C}$ | P_2.1.29 | | Output drop in Active mode | V <sub>SVDDPout</sub> | _ | 50 | 400 | mV | $I_{VDDP} = 30 \text{ mA};$<br>3.5 V < $V_{S} < 5.0 \text{ V}$ | P_2.1.4 | | Load regulation in Active mode | $V_{\text{VDDPLOR}}$ | -50 | _ | 50 | mV | 2 mA 90 mA;<br>C = 570 nF;<br>$-40^{\circ}\text{C} < T_{j} \le 150^{\circ}\text{C}$ | P_2.1.5 | | Load regulation in Active mode, extended temperature range | V <sub>VDDPLOR_HT</sub> | -70 | - | 70 | mV | 2 mA 90 mA;<br>C = 570 nF;<br>$150^{\circ}\text{C} < T_{j} \le 175^{\circ}\text{C}$ | P_2.1.30 | | Line regulation in Active mode | $V_{\text{VDDPLIR}}$ | -50 | _ | 50 | mV | V <sub>S</sub> = 5.5 V 28 V | P_2.1.6 | | Overvoltage detection | $V_{DDPOV}$ | 5.14 | _ | 5.4 | V | V <sub>S</sub> > 5.5 V;<br>Overvoltage leads to<br>SUPPLY_NMI | P_2.1.7 | #### **Electrical characteristics** ### Table 21 Electrical characteristics (cont'd) | Parameter | Symbol | | Value | 5 | Unit | Note or | Number | |----------------------------------------------|-----------------------------|------|-------|------|------|-----------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Overvoltage detection filter time | t <sub>FILT_VDDPOV</sub> | - | 735 | - | μs | 3)8) | P_2.1.24 | | Voltage OK detection threshold | $V_{\rm DDPOK}$ | _ | 3 | _ | V | 3) | P_2.1.25 | | Voltage stable detection range <sup>9)</sup> | $\Delta V_{\text{DDPSTB}}$ | -220 | _ | 220 | mV | 3) | P_2.1.26 | | Undervoltage reset | $V_{DDPUV}$ | 2.5 | 2.6 | 2.7 | V | - | P_2.1.8 | | Overcurrent diagnostic | I <sub>VDDPOC</sub> | 91 | _ | 220 | mA | - | P_2.1.9 | | Overcurrent diagnostic filter time | $t_{ extsf{FILT_VDDPOC}}$ | - | 27 | _ | μs | 3)8) | P_2.1.27 | | Overcurrent diagnostic shutdown time | t <sub>FILT_VDDPOC_SD</sub> | - | 100 | - | μs | 3)8)10) | P_2.1.28 | - 1) Specified output current for port supply and additional other external loads, already excluding VDDC current. - 2) This use case applies when the output current on VDDEXT does not exceed 40 mA. - 3) Not subject to production test, specified by design. - 4) Ceramic capacitor. - 5) Ranges of P\_2.1.2 and P\_2.1.20 can be added to one ceramic capacitor with ESR < 1 $\Omega$ . - 6) Load current includes internal supply. - 7) Output drop for IVDDP without internal supply current. - 8) This filter time is derived from the time base $t_{\rm LP~CLK}$ = 1 / $f_{\rm LP~CLK}$ . - 9) The absolute voltage value is the sum of parameters $V_{\text{DDP}} + \Delta V_{\text{DDPSTB}}$ . - 10) When $t_{\text{FILT\_VDDCOC\_SD}}$ is passed and the overcurrent condition is still present, the device will enter Sleep mode. ## 30.2.2 PMU core supply (VDDC) parameters This chapter describes electrical parameters which are observable on the SoC level. The core-supply VDDC and the transition times between the system modes are specified in the following table. #### Table 22 Electrical characteristics | Parameter | Symbol | | Values | 5 | Unit | Note or | Number | |----------------------------------------------------------|------------------------------|-------|--------|-------|------|----------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Required decoupling capacitance | C <sub>VDDC1</sub> | 0.1 | _ | 1 | μF | <sup>1)2)3)</sup> ESR < 1 Ω | P_2.2.1 | | Required buffer capacitance for stability (load jumps) | C <sub>VDDC2</sub> | 0.33 | _ | 1 | μF | 2)3) | P_2.2.17 | | Output voltage including line regulation in Active mode | $V_{DDCOUT}$ | 1.44 | 1.5 | 1.56 | V | I <sub>load</sub> < 40 mA | P_2.2.2 | | Reduced output voltage including line regulation in Stop | V <sub>DDCOUT_Stop_Red</sub> | 0.95 | 1.1 | 1.3 | V | With internal VDDC load only: | P_2.2.23 | | mode | | | | | | $I_{\text{load\_internal}} < 1.5 \text{ mA}$ | | | Load regulation in Active mode | $V_{\rm DDCLOR}$ | -50 | _ | 50 | mV | 2 mA 40 mA;<br>C = 430 nF | P_2.2.3 | | Line regulation in Active mode | $V_{\mathrm{DDCLIR}}$ | -25 | _ | 25 | mV | $V_{\rm DDP} = 2.5 \rm V \dots 5.5 \rm V$ | P_2.2.4 | | Overvoltage detection | $V_{\text{DDCOV}}$ | 1.59 | 1.62 | 1.68 | V | Overvoltage leads to SUPPLY_NMI | P_2.2.5 | | Overvoltage detection filter time | t <sub>FILT_VDDCOV</sub> | _ | 735 | _ | μs | 1)4) | P_2.2.18 | | Voltage OK detection range <sup>5)</sup> | $\Delta V_{\text{DDCOK}}$ | -280 | - | 280 | mV | 1) | P_2.2.19 | | Voltage stable detection range <sup>6)</sup> | $\Delta V_{\text{DDCSTB}}$ | -110 | - | 110 | mV | 1) | P_2.2.20 | | Undervoltage reset | $V_{\text{DDVUV}}$ | 1.136 | 1.20 | 1.264 | ٧ | - | P_2.2.6 | | Overcurrent diagnostic | $I_{\text{VDDCOC}}$ | 45 | - | 100 | mA | - | P_2.2.7 | | Overcurrent diagnostic filter time | $t_{\sf FILT\_VDDCOC}$ | - | 27 | - | μs | 1)4) | P_2.2.21 | | Overcurrent diagnostic shutdown time | t <sub>FILT_VDDCOC_SD</sub> | - | 290 | _ | μs | 1)4)7) | P_2.2.22 | - 1) Not subject to production test, specified by design. - 2) Ceramic capacitor. - 3) Ranges of P\_2.2.1 and P\_2.2.17 can be added to one ceramic capacitor with ESR < 1 $\Omega$ . - 4) This filter time is derived from the time base $t_{\rm LP\_CLK}$ = 1 / $f_{\rm LP\_CLK}$ . - 5) This absolute voltage value is the sum of parameters $V_{DDC} + \Delta V_{DDCSTB}$ . - 6) This absolute voltage value is the sum of parameters $V_{\rm DDC}$ + $\Delta V_{\rm DDCOK}$ . - 7) When $t_{\text{FILT VDDCOC SD}}$ is passed and the overcurrent condition is still present the device will enter Sleep mode. ## 30.2.3 VDDEXT voltage regulator (5.0 V) parameters ### Table 23 Electrical characteristics | Parameter | Symbol | | Value | S | Unit | Note or | Number | |--------------------------------------------------------|-------------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Specified output current | I <sub>VDDEXT</sub> | 0 | - | 20 | mA | - | P_2.3.1 | | Specified output current | $I_{\text{VDDEXT}}$ | 0 | _ | 40 | mA | 1) | P_2.3.21 | | Required decoupling capacitance | C <sub>VDDEXT1</sub> | 0.1 | - | 2.2 | μF | <sup>2)3)4)</sup> ESR < 1 Ω | P_2.3.22 | | Required buffer capacitance for stability (load jumps) | C <sub>VDDEXT2</sub> | 1 | _ | 2.2 | μF | 2)3)4) | P_2.3.20 | | Output voltage including line and load regulation | $V_{\text{DDEXT}}$ | 4.9 | 5.0 | 5.1 | V | <sup>4)</sup> I <sub>load</sub> < 20 mA;<br>V <sub>S</sub> > 5.5 V | P_2.3.3 | | Output voltage including line and load regulation | $V_{\text{DDEXT}}$ | 4.8 | 5.0 | 5.2 | V | I <sub>load</sub> < 40 mA;<br>V <sub>S</sub> > 5.5 V | P_2.3.23 | | Output drop in Active mode | $V_{\rm S}$ - $V_{\rm DDEXT}$ | - | 50 | 300 | mV | <sup>4)</sup> I <sub>load</sub> < 20 mA;<br>3 V < V <sub>S</sub> < 5.0 V | P_2.3.4 | | Output drop in Active mode | $V_{\rm S}$ - $V_{\rm DDEXT}$ | _ | - | 400 | mV | I <sub>load</sub> < 40 mA;<br>3 V < V <sub>S</sub> < 5.0 V | P_2.3.14 | | Load regulation in Active mode | $V_{ m DDEXTLOR}$ | -50 | _ | 50 | mV | 2 mA 40 mA;<br>C = 200 nF | P_2.3.5 | | Line regulation in Active mode | $V_{\text{VDDEXTLIR}}$ | -50 | - | 50 | mV | $V_{\rm S} = 5.5 \rm V \dots 28 \rm V$ | P_2.3.6 | | Power supply ripple rejection in Active mode | P <sub>SSRVDDEXT</sub> | 50 | _ | _ | dB | $^{4)}$ $V_{\rm S} = 13.5 \text{ V};$<br>f = 0 kHz 1 kHz;<br>$V_{\rm r} = 2 \text{ Vpp}$ | P_2.3.7 | | Overvoltage detection | $V_{\text{VDDEXTOV}}$ | 5.18 | - | 5.4 | ٧ | V <sub>S</sub> > 5.5 V | P_2.3.8 | | Overvoltage detection filter time | t <sub>FILT_VDDEXTOV</sub> | _ | 735 | _ | μs | 4)5) | P_2.3.24 | | Voltage OK detection threshold | $V_{\text{VDDEXTOK}}$ | _ | 3 | _ | V | 4) | P_2.3.25 | | Voltage stable detection range <sup>6)</sup> | $\Delta V_{\text{VDDEXTSTB}}$ | -220 | - | 220 | mV | 4) | P_2.3.26 | | Undervoltage trigger | $V_{\text{VDDEXTUV}}$ | 2.6 | 2.8 | 3.0 | V | 7) | P_2.3.9 | | Overcurrent diagnostic | I <sub>VDDEXTOC</sub> | 50 | - | 160 | mA | _ | P_2.3.10 | | Overcurrent diagnostic filter time | $t_{\sf FILT\_VDDEXTOC}$ | - | 27 | - | μs | 4)5) | P_2.3.27 | | Overcurrent diagnostic shutdown time | $t_{\sf FILT\_VDDEXTOC\_SD}$ | _ | 100 | - | μs | 4)5) | P_2.3.28 | - 1) This use case requires the reduced utilization of VDDP output current by 20 mA, see P\_2.1.22. - 2) Ceramic capacitor. - 3) Ranges of P\_2.3.22 and P\_2.3.20 can be added to one ceramic capacitor with ESR < 1 $\Omega$ . - 4) Not subject to production test, specified by design. - 5) This filter time is derived from the time base $t_{\rm LP\_CLK}$ = 1 / $f_{\rm LP\_CLK}$ . - 6) The absolute voltage value is the sum of parameters $V_{DDEXT} + \Delta V_{DDEXTSTB}$ . - 7) When the undervoltage condition is met, the VDDEXT\_CTRL.bit.SHORT bit is set. # 30.2.4 VPRE voltage regulator (PMU subblock) parameters The PMU VPRE regulator acts as a supply for the VDDP and VDDEXT voltage regulators. Table 24 Functional range | Parameter | Symbol | Values | | Unit | Note or | Number | | |--------------------------|-------------------|--------|------|------|---------|----------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Specified output current | I <sub>VPRE</sub> | _ | - | 110 | mA | 1) | P_2.4.1 | <sup>1)</sup> Not subject to production test, specified by design. # 30.2.4.1 Load-sharing scenario for the VPRE regulator The figure below shows the load-sharing scenario for VPRE regulator. Figure 34 Load-sharing scenario for the VPRE regulator #### **Electrical characteristics** # 30.2.5 Power-down voltage regulator (PMU subblock) parameters The PMU power-down voltage regulator consists of two subblocks: - Power-down preregulator: VDD5VPD - Power-down core regulator: VDD1V5\_PD (Supply used for the GPUDATAxy registers) Both regulators are used as purely internal supplies. The following table contains all relevant parameters. Table 25 Functional range | Parameter | Symbol | Values | | Unit | Note or | Number | | |--------------------------|-----------------------------|--------|------|------|---------|-----------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | VDD1V5_PD | • | | | | • | • | • | | Power-on reset threshold | V <sub>DD1V5_PD_RSTTH</sub> | 1.2 | - | 1.5 | V | 1) | P_2.5.1 | <sup>1)</sup> Not subject to production test, specified by design. # 30.3 System clocks # 30.3.1 Parameters of oscillators and PLLs # Table 26 Electrical characteristics of the system clocks | Parameter | Symbol | Values | | | Unit | Note or Test Condition | Number | | |-----------------------------------------------|--------------------------|-----------|--------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | | | | | PMU oscillators (powe | r managem | ent unit) | | | | | | | | Frequency of LP_CLK | $f_{LP\_CLK}$ | 14 | 18 | 22 | MHz | This clock is used during startup and can be used when the PLL fails. | P_3.1.1 | | | Frequency of LP_CLK2 | $f_{LP\_CLK2}$ | 70 | 100 | 130 | kHz | This clock is used for cyclic wakes. | P_3.1.2 | | | CGU oscillator (clock g | eneration u | nit micro | contro | oller) | • | | • | | | Short-term frequency deviation <sup>1)</sup> | $f_{TRIMST}$ | -0.4 | - | 0.4 | % | <sup>2)3)</sup> Within any 10 ms, e.g.,<br>after synchronization to a<br>LIN frame. (The PLL<br>settings must not change<br>in these 10 ms.) | P_3.1.3 | | | Absolute accuracy | $f_{TRIMABSA}$ | -1.5 | _ | 1.5 | % | Including temperature and lifetime deviation;<br>-40°C ≤ $T_j$ ≤ 150°C | P_3.1.4 | | | Absolute accuracy, extended temperature range | f <sub>TRIMABSA_HT</sub> | -2.0 | - | 2.0 | % | Including temperature and lifetime deviation; 150°C ≤ $T_i$ ≤ 175°C | P_3.1.18 | | | CGU-OSC start-up time | $t_{ m OSC}$ | - | _ | 10 | μs | <sup>3)</sup> Start-up time OSC from Sleep mode, power supply stable | P_3.1.5 | | | PLL (clock generation | unit microc | ontroller | ) 3) | | | - | - | | | VCO frequency range mode 0 | $f_{\text{VCO-0}}$ | 48 | - | 112 | MHz | VCOSEL = "0" | P_3.1.6 | | | VCO frequency range mode 1 | $f_{\text{VCO-1}}$ | 96 | - | 160 | MHz | VCOSEL = "1" | P_3.1.7 | | | Input frequency range | $f_{OSC}$ | 4 | _ | 16 | MHz | - | P_3.1.8 | | | Output frequency range | $f_{PLL}$ | 0.04687 | - | 80 | MHz | - | P_3.1.10 | | | Free-running frequency mode 0 | f <sub>VCOfree_0</sub> | - | - | 38 | MHz | VCOSEL = "0" | P_3.1.11 | | | Free-running frequency mode 1 | $f_{\text{VCOfree}\_1}$ | _ | - | 76 | MHz | VCOSEL = "1" | P_3.1.12 | | #### **Electrical characteristics** ### **Table 26** Electrical characteristics of the system clocks (cont'd) | Parameter | Symbol | | Values | | | Note or Test Condition | Number | |---------------------------|-----------------------|------|--------|------|----|-------------------------|----------| | | | Min. | Тур. | Max. | | | | | Input clock high/low time | t <sub>high/low</sub> | 10 | - | - | ns | - | P_3.1.13 | | Peak period jitter | t <sub>jp</sub> | -500 | _ | 500 | ps | <sup>4)</sup> For K = 1 | P_3.1.14 | | Accumulated jitter | jacc | _ | _ | 5 | ns | <sup>4)</sup> For K = 1 | P_3.1.15 | | Lock-in time | $t_{L}$ | _ | _ | 200 | μs | _ | P_3.1.16 | <sup>1)</sup> The typical oscillator frequency is 5 MHz. <sup>2)</sup> $V_{DDC} = 1.5 \text{ V}, T_i = 25^{\circ}\text{C}.$ <sup>3)</sup> Not subject to production test, specified by design. <sup>4)</sup> This parameter is valid for PLL operation with an external clock source and thus reflects the real PLL performance. #### **Electrical characteristics** ### 30.4 Flash memory This chapter includes the parameters for the 256 kByte embedded flash module. ### 30.4.1 Flash parameters ### Table 27 Flash characteristics<sup>1)</sup> | Parameter | Symbol | | Value | s | Unit | Note or | Number | |-------------------------------------------------|-------------------------|------|-----------------|------|------------|---------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Programming time per 128 byte page | $t_{PR}$ | - | 3 <sup>2)</sup> | 3.5 | ms | $^{3)}$ 3 V $\leq V_{\rm S} \leq$ 28 V | P_4.1.1 | | Erase time per sector or page | $t_{\sf ER}$ | _ | 4 <sup>2)</sup> | 4.5 | ms | $^{3)}$ 3 V $\leq V_{\rm S} \leq$ 28 V | P_4.1.2 | | Data retention time | $t_{RET}$ | 20 | - | _ | year | 1,000 erase/program cycles | P_4.1.3 | | Data retention time | $t_{RET}$ | 50 | - | _ | year | <sup>4)</sup> 1,000 erase/<br>program cycles<br>$T_j = 30$ °C | P_4.1.9 | | Flash erase endurance for pages in user sectors | N <sub>ER</sub> | 30 | _ | _ | kilocycles | Data retention time<br>5 years | P_4.1.4 | | Flash erase endurance for security pages | N <sub>SEC</sub> | 10 | - | - | cycles | <sup>5)</sup> Data retention time<br>20 years | P_4.1.5 | | Drain disturb limit | $N_{\mathrm{DD}}$ | 32 | _ | - | kilocycles | 6) | P_4.1.6 | | Junction temperature range 1 | $T_{j\_extend\_1}$ | -40 | - | 150 | °C | - | P_4.1.10 | | Junction temperature range 2 | T <sub>j_extend_2</sub> | -40 | _ | 165 | °C | <sup>1)</sup> Incl. flash<br>erase/write/read | P_4.1.11 | | Junction temperature range 3 | T <sub>j_extend_3</sub> | 165 | - | 175 | °C | 1) Incl. flash read | P_4.1.12 | - 1) Not subject to production test, specified by design. - 2) Programming and erase times depend on the internal flash clock source. The control state machine needs a few system clock cycles. The requirement is only relevant for extremely low system frequencies. - 3) While the flash memory is being programmed or erased, flash read operation is not possible to be performed. - 4) Determined by extrapolating of lifetime tests. - 5) $T_i = 25^{\circ}\text{C}$ . - 6) This parameter limits the number of subsequent programming operations within a physical sector without a given page in this sector being (re-)programmed. The drain disturb limit is applicable if wordline erase is used repeatedly. For normal sector erase/program cycles, this limit will not be violated. For data sectors, the integrated EEPROM emulation firmware routines handle this limit automatically. For wordline erases in code sectors (without EEPROM emulation), it is recommended to execute a software-based refresh, which use the integrated NVMBRNG random number generator to statistically start a refresh. # 30.5 Parallel ports (GPIO) # 30.5.1 Description of the keep and force currents Figure 35 Pull-up/down device Figure 36 Pull-up keep and force currents Figure 37 Pull-down keep and force currents ### 30.5.2 DC parameters of port 0, port 1, TMS, and reset Note: Operating conditions apply. Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the maximum allowed current that can be taken out of VDDP. Table 28 Current limits for port output drivers<sup>1)</sup> | Port output driver mode | Maximum ou | itput current | Maximum ou | Number | | |-----------------------------|---------------------------------|----------------------------------|---------------------------------|----------------------------------|----------| | | <i>V</i> <sub>DDP</sub> ≥ 4.5 V | 2.6 V < V <sub>DDP</sub> < 4.5 V | <i>V</i> <sub>DDP</sub> ≥ 4.5 V | 2.6 V < V <sub>DDP</sub> < 4.5 V | | | Strong driver <sup>2)</sup> | 5 mA | 3 mA | 1.6 mA | 1.0 mA | P_5.1.15 | | Medium driver <sup>3)</sup> | 3 mA | 1.8 mA | 1.0 mA | 0.8 mA | P_5.1.1 | | Weak driver <sup>3)</sup> | 0.5 mA | 0.3 mA | 0.25 mA | 0.15 mA | P_5.1.2 | <sup>1)</sup> Not subject to production test, specified by design. ### Table 29 DC characteristics of port 0, port 1, TMS, and reset | Parameter | Symbol | | Values | | Unit | Note or | Number | |-----------------------|----------------------------|-----------------------------|------------------------------|-----------------------------|------|---------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Input hysteresis | HYS <sub>P0_P1</sub> | 0.11 × V <sub>DDP</sub> | - | _ | V | <sup>1)</sup> Series<br>resistance = 0 Ω;<br>$4.5 \text{ V} \le V_{\text{DDP}} \le 5.5 \text{ V}$ | P_5.1.5 | | Input hysteresis | HYS <sub>P0_P1_exend</sub> | - | 0.09 × V <sub>DDP</sub> | _ | V | <sup>1)</sup> Series<br>resistance = 0 Ω;<br>$2.6 \text{ V} \le V_{\text{DDP}} \le 4.5 \text{ V}$ | P_5.1.16 | | Input low voltage | V <sub>IL</sub> | -0.3 | _ | $0.3 \times V_{\text{DDP}}$ | V | $^{2)}$ 4.5 V $\leq V_{DDP} \leq$ 5.5 V | P_5.1.3 | | Input low voltage | V <sub>IL_extend</sub> | -0.3 | 0.42 × V <sub>DDP</sub> | _ | V | $^{1)} 2.6 \text{ V} \le V_{\text{DDP}} \le 4.5 \text{ V}$ | P_5.1.17 | | Input high voltage | $V_{IH}$ | $0.7 \times V_{\text{DDP}}$ | _ | $V_{\rm DDP}$ + 0.3 | V | $^{2)}$ 4.5 V $\leq V_{DDP} \leq$ 5.5 V | P_5.1.4 | | Input high voltage | V <sub>IH_extend</sub> | _ | $0.52 \times V_{\text{DDP}}$ | $V_{\rm DDP}$ + 0.3 | V | $^{1)} 2.6 \text{ V} \le V_{\text{DDP}} \le 4.5 \text{ V}$ | P_5.1.18 | | Output low voltage | V <sub>OL</sub> | _ | _ | 1.0 | V | $I_{OL} \leq I_{OLmax}$ | P_5.1.6 | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | $I_{OL} \leq I_{OLnom}$ | P_5.1.7 | | Output high voltage | V <sub>OH</sub> | V <sub>DDP</sub> - 1.0 | _ | _ | V | $^{3)4)}I_{OH} \ge I_{OHmax}$ | P_5.1.8 | | Output high voltage | V <sub>OH</sub> | V <sub>DDP</sub> - 0.4 | _ | _ | V | $I_{OH} \ge I_{OHnom}$ | P_5.1.9 | | Input leakage current | I <sub>OZ_extend1</sub> | -500 | - | 500 | nA | $-40^{\circ}\text{C} \le T_{j} \le 25^{\circ}\text{C},$<br>$0.45 \text{ V} < V_{IN} < V_{DDP}$ | P_5.1.20 | | Input leakage current | I <sub>OZ1</sub> | -5 | - | 5 | μΑ | $^{(6)}$ 25°C < $T_j \le 85$ °C,<br>0.45 V < $V_{IN} < V_{DDP}$ | P_5.1.10 | | Input leakage current | I <sub>OZ_extend2</sub> | -15 | _ | 15 | μΑ | 85°C < $T_j \le 150$ °C,<br>0.45 V < $V_{IN} < V_{DDP}$ | P_5.1.21 | <sup>2)</sup> Not available for port pins P0.4, P1.0, P1.1, and P1.2. <sup>3)</sup> All P0.x and P1.x pins. ### Table 29 DC characteristics of port 0, port 1, TMS, and reset (cont'd) | Parameter | Symbol | | Values | i | Unit | Note or | Number | |-----------------------------|-------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Input leakage current | I <sub>OZ_extend3</sub> | -20 | - | 20 | μΑ | $85^{\circ}\text{C} < T_{j} \le 175^{\circ}\text{C},$<br>$0.45 \text{ V} < V_{IN} < V_{DDP}$ | P_5.1.11 | | Pull level keep<br>current | I <sub>PLK</sub> | -200 | - | 200 | μΑ | $V_{PIN} \ge V_{IH} \text{ (up)}$<br>$V_{PIN} \le V_{IL} \text{ (down)}$ | P_5.1.12 | | Pull level force current | I <sub>PLF</sub> | -1.5 | - | 1.5 | mA | $V_{PIN} \le V_{IL} (up)$<br>$V_{PIN} \ge V_{IH} (down)$ | P_5.1.13 | | Pin capacitance | C <sub>IO</sub> | - | _ | 10 | pF | 1) | P_5.1.14 | | Reset pin timing | | | | | | | | | Reset pin input filter time | $t_{ m filt\_RESET}$ | _ | 5 | - | μs | 1) | P_5.1.19 | - 1) Not subject to production test, specified by design. - 2) Tested at $V_{DDP} = 5 \text{ V}$ , specified for 4.5 V < $V_{DDP} < 5.5 \text{ V}$ . - 3) The maximum deliverable output current of a port driver depends on the selected output driver mode. The limit for pin groups must be respected. - 4) Tested at 4.9 V < $V_{\rm DDP}$ < 5.1 V, $I_{\rm OL}$ = 4 mA, $I_{\rm OH}$ = -4 mA, specified for 4.5 V < $V_{\rm DDP}$ < 5.5 V. - 5) As a rule, with decreasing output current the output levels approach the respective supply level $(V_{OL} \rightarrow GND, V_{OH} \rightarrow V_{DDP})$ . Tested at 4.9 V < $V_{DDP}$ < 5.1 V, $I_{OL}$ = 1 mA, $I_{OH}$ = -1 mA. - 6) The given values are worst-case values. In production tests, this leakage current is only tested at 150°C; other values are ensured by correlation. For derating, please refer to the following descriptions: - Leakage derating depending on temperature ( $T_i = \text{junction temperature } [^{\circ}\text{C}]$ ): - $I_{OZ} = 0.05 \times e^{(1.5 + 0.028 \times Tj)}$ [µA]. For example, at a temperature of 95°C, the resulting leakage current is 3.2 µA. - Leakage derating depending on the voltage level (DV = $V_{DDP}$ $V_{PIN}$ [V]): - $I_{OZ} = I_{OZtempmax} (1.6 \times DV) [\mu A]$ - This voltage derating formula is an approximation which applies for the maximum temperature. - 7) Keep current: Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: $V_{PIN} \ge V_{IH}$ for a pull-up; $V_{PIN} \le V_{IL}$ for a pull-down. - Force current: Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: $V_{\text{PIN}} \le V_{\text{IL}}$ for a pull-up; $V_{\text{PIN}} \ge V_{\text{IH}}$ for a pull-down. - These values apply to the fixed pull devices in dedicated pins and to the user-selectable pull devices in general-purpose IO pins. #### **Electrical characteristics** ### 30.5.3 DC parameters of port 2 These parameters apply to the IO voltage range 4.5 V $\leq V_{DDP} \leq 5.5$ V. *Note:* Operating conditions apply. Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{OV}$ . ## Table 30 DC characteristics of port 2 | Parameter | Symbol | | Values | | Unit | Note or | Number | |---------------------------------------------------------------------------|--------------------------|-----------------------------|------------------------------|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Input low voltage | $V_{IL}$ | -0.3 | _ | $0.3 \times V_{\text{DDP}}$ | V | <sup>1)</sup> $4.5 \text{ V} \le V_{\text{DDP}} \le 5.5 \text{ V}$ | P_5.2.1 | | Input low voltage | $V_{\rm IL\_extend}$ | -0.3 | 0.42 × V <sub>DDP</sub> | _ | V | $^{2)} 2.6 \text{ V} \le V_{\text{DDP}} \le 4.5 \text{ V}$ | P_5.2.10 | | Input high voltage | $V_{IH}$ | $0.7 \times V_{\text{DDP}}$ | _ | $V_{\rm DDP}$ + 0.3 | V | <sup>1)</sup> $4.5 \text{ V} \le V_{\text{DDP}} \le 5.5 \text{ V}$ | P_5.2.2 | | Input high voltage | $V_{\rm IH\_extend}$ | _ | $0.52 \times V_{\text{DDP}}$ | $V_{\rm DDP}$ + 0.3 | ٧ | $^{2)} 2.6 \text{ V} \le V_{\text{DDP}} \le 4.5 \text{ V}$ | P_5.2.11 | | Input hysteresis | HYS <sub>P2</sub> | 0.11 × V <sub>DDP</sub> | - | - | V | <sup>2)</sup> Series<br>resistance = 0 Ω;<br>$4.5 \text{ V} \le V_{\text{DDP}} \le 5.5 \text{ V}$ | P_5.2.3 | | Input hysteresis | HYS <sub>P2_extend</sub> | - | 0.09 × V <sub>DDP</sub> | _ | V | <sup>2)</sup> Series<br>resistance = 0 Ω;<br>$2.6 \text{ V} \le V_{\text{DDP}} < 4.5 \text{ V}$ | P_5.2.12 | | Input leakage current | I <sub>OZ2</sub> | -400 | _ | 400 | nA | $T_{j} \le 85^{\circ}\text{C},$<br>0 V < $V_{IN} < V_{DDP}$ | P_5.2.4 | | Input leakage current,<br>extended temperature<br>range for port pin P2.0 | I <sub>OZ2_HT_P2_0</sub> | -2500 | - | 2500 | nA | $^{3)}$ 85°C < $T_{\rm j} \le 175$ °C,<br>0 V < $V_{\rm IN} < V_{\rm DDP}$ | P_5.2.14 | | Input leakage current, extended temperature range for all other P2.x | I <sub>OZ2_HT_P2_x</sub> | -1500 | - | 1500 | nA | $^{3)}$ 85°C < $T_j \le 175$ °C,<br>0 V < $V_{IN} < V_{DDP}$ | P_5.2.13 | | Pull-level keep current | I <sub>PLK</sub> | -30 | _ | 30 | μΑ | $^{4)}$ -40°C < $T_j \le 150$ °C,<br>$V_{PIN} \ge V_{IH} \text{ (up)}$<br>$V_{PIN} \le V_{IL} \text{ (down)}$ | P_5.2.5 | | Pull-level keep current, extended temperature range | I <sub>PLK_HT_P2</sub> | -27 | _ | 27 | μΑ | $^{4)}150^{\circ}\text{C} < T_{j} \le 175^{\circ}\text{C},$ $V_{\text{PIN}} \ge V_{\text{IH}} \text{ (up)}$ $V_{\text{PIN}} \le V_{\text{IL}} \text{ (down)}$ | P_5.2.15 | | Pull-level force current | I <sub>PLF</sub> | -750 | _ | 750 | μΑ | $V_{PIN} \le V_{IL} (up)$<br>$V_{PIN} \ge V_{IH} (down)$ | P_5.2.6 | | Pin capacitance (digital inputs/outputs) | C <sub>IO</sub> | - | - | 10 | pF | 2) | P_5.2.7 | - 1) Tested at $V_{\rm DDP}$ = 5 V, specified for 4.5 V < $V_{\rm DDP}$ < 5.5 V. - 2) Not subject to production test, specified by design. - 3) An additional error current $(I_{INJ})$ will flow if an overload current flows through an adjacent pin. #### **Electrical characteristics** 4) Keep current: Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: V<sub>PIN</sub> ≥ V<sub>IH</sub> for a pull-up; V<sub>PIN</sub> ≤ V<sub>IL</sub> for a pull-down. Force current: Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: V<sub>PIN</sub> ≤ V<sub>IL</sub> for a pull-up; V<sub>PIN</sub> ≥ V<sub>IH</sub> for a pull-down. # 30.6 LIN transceiver # 30.6.1 Electrical characteristics # Table 31 Electrical characteristics of the LIN transceiver | Parameter | Symbol | | Values | | Unit | Note or Test Condition | Number | |--------------------------------------------------------------|------------------------|---------------------------|-----------------------|------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Bus receiver interface | - | | 1 | | | | + | | Receiver threshold voltage, recessive to dominant edge | $V_{\mathrm{th\_dom}}$ | 0.4 × V <sub>S</sub> | 0.45 × V <sub>S</sub> | 0.53 × V <sub>S</sub> | V | SAE J2602 | P_6.1.1 | | Receiver dominant state | $V_{BUSdom}$ | -27 | _ | $0.4 \times V_{\rm S}$ | V | LIN spec 2.2 (par. 17) | P_6.1.2 | | Receiver threshold voltage, dominant to recessive edge | V <sub>th_rec</sub> | 0.47 × V <sub>S</sub> | 0.55 × V <sub>S</sub> | 0.6 × V <sub>S</sub> | V | SAE J2602 | P_6.1.3 | | Receiver recessive state | $V_{BUSrec}$ | $0.6 \times V_{S}$ | _ | 1.15 × <i>V</i> <sub>S</sub> | V | <sup>1)</sup> LIN spec 2.2 (par. 18) | P_6.1.4 | | Receiver center voltage | V <sub>BUS_CNT</sub> | 0.475<br>× V <sub>S</sub> | 0.5 × V <sub>S</sub> | 0.525<br>× V <sub>S</sub> | V | <sup>2)</sup> LIN spec 2.2 (par. 19) | P_6.1.5 | | Receiver hysteresis | V <sub>HYS</sub> | 0.07 × V <sub>S</sub> | 0.12 × V <sub>S</sub> | 0.175<br>× V <sub>S</sub> | V | <sup>3)</sup> LIN spec 2.2 (par. 20) | P_6.1.6 | | Wake-up threshold voltage | $V_{\rm BUS,wk}$ | 0.4 × V <sub>S</sub> | 0.5 × V <sub>S</sub> | 0.6 × V <sub>S</sub> | V | - | P_6.1.7 | | Dominant time for bus wake-up (internal analog filter delay) | t <sub>WK,bus</sub> | 3 | - | 15 | μs | The overall dominant time for bus wake-up is the sum of $t_{WK,bus}$ and the adjustable digital filter time. The digital filter time can be adjusted by setting the PMU.CNF_WAKE_FILTE R.CNF_LIN_FT register | P_6.1.8 | | Bus transmitter interface | • | | T | T | 1 | T | T | | Bus recessive output voltage | $V_{BUS,ro}$ | 0.8 × V <sub>S</sub> | _ | $V_{S}$ | V | $V_{TXD} = high level$ | P_6.1.9 | | Bus dominant output voltage | $V_{BUS,do}$ | - | _ | 0.22 × <i>V</i> <sub>S</sub> | V | Driver dominant voltage $R_{L} = 500 \Omega$ | P_6.1.78 | ### **Electrical characteristics** ## **Table 31** Electrical characteristics of the LIN transceiver (cont'd) $V_s$ = 5.5 V to 18 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | <b>Note or Test Condition</b> | Number | |---------------------------------------------------------------------|-----------------------|----------|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Bus short circuit current | I <sub>BUS,sc</sub> | 40 | 100 | 150 | mA | Current limitation for driver-dominant state driver on $V_{\text{BUS}}$ = 18 V; LIN spec 2.2 (par. 12) | P_6.1.10 | | Bus short circuit filter time | t <sub>BUS,sc</sub> | - | 5 | - | μs | $^{6)}$ The overall bus short circuit filter time is the sum of $t_{\rm BUS,sc}$ and the digital filter time. The digital filter time is 4 $\mu$ s (typ.) | P_6.1.71 | | Leakage current (loss of ground) | I <sub>BUS_NO_</sub> | -1000 | -450 | 1000 | μΑ | V <sub>S</sub> = 12 V;<br>0 V < V <sub>BUS</sub> < 18 V;<br>LIN spec 2.2 (par. 15) | P_6.1.11 | | Leakage current | I <sub>BUS_NO_</sub> | _ | 10 | 20 | μΑ | V <sub>S</sub> = 0 V; V <sub>BUS</sub> = 18 V;<br>LIN spec 2.2 (par. 16) | P_6.1.12 | | Leakage current | I <sub>BUS_PAS_</sub> | -1 | _ | - | mA | V <sub>S</sub> = 18 V; V <sub>BUS</sub> = 0 V;<br>LIN spec 2.2 (par. 13) | P_6.1.13 | | Leakage current | I <sub>BUS_PAS_</sub> | - | - | 20 | μΑ | V <sub>S</sub> = 8 V; V <sub>BUS</sub> = 18 V;<br>LIN spec 2.2 (par. 14) | P_6.1.14 | | Bus pull-up resistance | R <sub>BUS</sub> | 20 | 30 | 47 | kΩ | Normal mode,<br>LIN spec 2.2 (par. 26) | P_6.1.15 | | AC characteristics - transc | eiver No | rmal Slo | pe mode | | | | | | Propagation delay<br>bus dominant to RxD LOW | $t_{\sf d(L),R}$ | 0.1 | _ | 6 | μs | LIN spec 2.2 (par. 31) | P_6.1.16 | | Propagation delay bus recessive to RxD HIGH | $t_{\sf d(H),R}$ | 0.1 | - | 6 | μs | LIN spec 2.2 (par. 31) | P_6.1.17 | | Receiver delay symmetry | $t_{sym,R}$ | -2 | - | 2 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$<br>LIN spec 2.2 (par. 32) | P_6.1.18 | | Duty cycle D1<br>Normal Slope mode<br>(for worst case at 20 kbit/s) | t <sub>duty1</sub> | 0.396 | - | - | | $^{4)}$ Duty cycle D1<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$<br>$V_S = 5.5 \text{ V} \dots 18 \text{ V};$<br>$t_{bit} = 50 \text{ μs};$<br>D1 = $t_{bus\_rec(min)} / 2 t_{bit};$<br>LIN spec 2.2 (par. 27) | P_6.1.19 | ### **Electrical characteristics** # Table 31 Electrical characteristics of the LIN transceiver (cont'd) $V_s$ = 5.5 V to 18 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or Test Condition | Number | |---------------------------------------------------------------------|-----------------------|---------|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Duty cycle D2<br>Normal Slope mode<br>(for worst case at 20 kbit/s) | t <sub>duty2</sub> | - | - | 0.581 | | $^{4)}$ Duty cycle D2<br>$TH_{Rec}(min) = 0.422 \times V_S;$<br>$TH_{Dom}(min) = 0.284 \times V_S;$<br>$V_S = 5.5 \text{ V} \dots 18 \text{ V};$<br>$t_{bit} = 50 \text{ μs};$<br>D2 = $t_{bus\_rec(max)} / 2 t_{bit};$<br>LIN spec 2.2 (par. 28) | P_6.1.20 | | AC characteristics - transc | eiver Lo | w Slope | mode | | | | | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | _ | 6 | μs | LIN spec 2.2 (par. 31) | P_6.1.21 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | - | 6 | μs | LIN spec 2.2 (par. 31) | P_6.1.22 | | Receiver delay symmetry | t <sub>sym,R</sub> | -2 | _ | 2 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$<br>LIN spec 2.2 (par. 32) | P_6.1.23 | | Duty cycle D3<br>(for worst case at<br>10.4 kbit/s) | t <sub>duty1</sub> | 0.417 | - | _ | | $^{4)}$ Duty cycle D3 $TH_{Rec}(max) = 0.778 \times V_S;$ $TH_{Dom}(max) = 0.616 \times V_S;$ $V_S = 5.5 \text{ V} \dots 18 \text{ V};$ $t_{bit} = 96 \text{ μs};$ D3 = $t_{bus\_rec(min)} / 2 t_{bit};$ LIN spec 2.2 (par. 29) | P_6.1.24 | | Duty cycle D4<br>(for worst case at<br>10.4 kbit/s) | t <sub>duty2</sub> | - | - | 0.590 | | $^{4)}$ Duty cycle D4 $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ $^{7}$ | P_6.1.25 | | AC characteristics - transc | ceiver Fas | t Slope | mode | | | T | | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | - | 6 | μs | _ | P_6.1.26 | | Propagation delay bus recessive to RxD HIGH | $t_{d(H),R}$ | 0.1 | _ | 6 | μs | _ | P_6.1.27 | | Receiver delay symmetry | t <sub>sym,R</sub> | -1.5 | _ | 1.5 | μs | $t_{\text{sym,R}} = t_{d(L),R} - t_{d(H),R};$<br>-40°C \le $T_j \le 150$ °C | P_6.1.28 | | Receiver delay symmetry -<br>extended temperature<br>range | t <sub>sym,R_HT</sub> | -2.0 | - | 2.0 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$<br>150°C < $T_{\text{j}} \le 175$ °C | P_6.1.74 | ### **Electrical characteristics** #### Table 31 **Electrical characteristics of the LIN transceiver** (cont'd) $V_s$ = 5.5 V to 18 V, $T_i$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | <b>Note or Test Condition</b> | Number | |-----------------------------------------------------------------------------------------|----------------------|----------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | AC characteristics - Flash | mode | 1 | | | | | 1 | | Propagation delay bus dominant to RxD LOW | $t_{d(L),R}$ | 0.1 | - | 6 | μs | - | P_6.1.31 | | Propagation delay bus recessive to RxD HIGH | t <sub>d(H),R</sub> | 0.1 | - | 6 | μs | - | P_6.1.32 | | Receiver delay symmetry | t <sub>sym,R</sub> | -1.0 | _ | 1.5 | μs | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}}$ | P_6.1.33 | | Duty cycle D7 (for worst<br>case at 115 kbit/s)<br>for +1 µs receiver delay<br>symmetry | t <sub>duty1</sub> | 0.399 | - | - | | <sup>5)</sup> Duty cycle D7<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$<br>$V_S = 13.5 \text{ V};$<br>$t_{bit} = 8.7 \text{ μs};$<br>D7 = $t_{bus\_rec(min)} / 2 t_{bit}$ | P_6.1.34 | | Duty cycle D8 (for worst<br>case at 115 kbit/s)<br>for +1 µs receiver delay<br>symmetry | t <sub>duty2</sub> | - | - | 0.578 | | <sup>5)</sup> Duty cycle D8<br>$TH_{Rec}$ (min) = 0.422 × $V_S$ ;<br>$TH_{Dom}$ (min) = 0.284 × $V_S$ ;<br>$V_S$ = 13.5 V;<br>$t_{bit}$ = 8.7 μs;<br>D8 = $t_{bus\_rec(max)}$ / 2 $t_{bit}$ | P_6.1.35 | | LIN input capacity | $C_{\text{LIN\_IN}}$ | _ | 15 | 30 | pF | 6) | P_6.1.69 | | TxD dominant time out | $t_{\rm timeout}$ | 6 | 12 | 20 | ms | $V_{TxD} = 0 \text{ V}$ | P_6.1.36 | | Thermal shutdown (junct | ion temp | erature) | ) | | | | | | Thermal shutdown temperature | $T_{\rm jSD}$ | 190 | 200 | 215 | °C | 6) | P_6.1.65 | | Thermal shutdown hysteresis | ΔΤ | - | 10 | _ | K | 6) | P_6.1.66 | <sup>1)</sup> Maximum limit specified by design. 4) Bus load concerning LIN spec 2.2: Load 1 = 1 nF / 1 k $$\Omega$$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ Load 2 = 6.8 nF / 660 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ Load 3 = 10 nF / 500 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ 5) Bus load: Load 1 = 1 nF / 500 $\Omega$ = $C_{\rm BUS}$ / $R_{\rm BUS}$ . 6) Not subject to production test, specified by design. <sup>2)</sup> $V_{\text{BUS\_CNT}} = (V_{\text{th\_dom}} + V_{\text{th rec}})/2$ . <sup>3)</sup> $V_{HYS} = V_{BUSrec} - V_{BUSdom}$ . # 30.7 High-speed synchronous serial interface ## 30.7.1 SSC timing parameters The table below provides the SSC timing in the TLE9872-2QTW40. ## Table 32 SSC master mode timing (operating conditions apply; CL = 50 pF) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Note or | Number | |----------------------|--------|---------------------------|--------|------|------|---------------------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | SCLK clock period | $t_0$ | $^{1)}$ 2 × $T_{\rm SSC}$ | _ | _ | | $^{2)} V_{DDP} > 2.7 \text{ V}$ | P_7.1.1 | | MTSR delay from SCLK | $t_1$ | 10 | _ | _ | ns | $^{2)}V_{DDP} > 2.7 \text{ V}$ | P_7.1.2 | | MRST setup to SCLK | $t_2$ | 10 | - | _ | ns | $^{2)}V_{DDP} > 2.7 \text{ V}$ | P_7.1.3 | | MRST hold from SCLK | $t_3$ | 15 | _ | _ | ns | $^{2)}V_{DDP} > 2.7 \text{ V}$ | P_7.1.4 | <sup>1)</sup> $T_{\text{SSCmin}} = T_{\text{CPU}} = 1/f_{\text{CPU}}$ . If $f_{\text{CPU}} = 20$ MHz, $t_0 = 100$ ns. $T_{\text{CPU}}$ is the CPU clock period. <sup>2)</sup> Not subject to production test, specified by design. Figure 38 SSC master mode timing #### **Measurement unit** 30.8 #### System voltage measurement parameters 30.8.1 #### Supply voltage signal conditioning Table 33 $V_S = 5.5 \text{ V}$ to 28 V, $T_i = -40 ^{\circ}\text{C}$ to +175 $^{\circ}\text{C}$ , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Note or Test Condition | Number | |-------------------------------------------------------------|---------------------------|-----------------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Measurement output voltage range at VAREF5 | V <sub>A5</sub> | 0 | - | 5 | V | - | P_8.1.15 | | Measurement output<br>voltage range at<br>VAREF1V2 | V <sub>A1V2</sub> | 0 | - | 1.23 | V | _ | P_8.1.16 | | Battery/supply voltage n | neasurement | t | | | | | | | Input-to-output voltage attenuation: <i>V</i> <sub>S</sub> | ATT <sub>VS_1</sub> | _ | 0.055 | _ | | SFR setting 1 | P_8.1.41 | | Nominal operating input voltage range $V_{\rm S}$ | V <sub>S,range1</sub> | 3 | _ | 22 | V | <sup>1)</sup> SFR setting 1;<br>max. value corresponds<br>to typ. ADC full scale<br>input;<br>3 V < V <sub>S</sub> < 28 V | P_8.1.1 | | Accuracy of V <sub>S</sub> after calibration | $\Delta V_{S,range1}$ | -312 | _ | 312 | mV | $V_{\rm S} = 5.5 \text{V} \text{ to } 18 \text{V}$ | P_8.1.83 | | Input-to-output voltage attenuation: V <sub>S</sub> | ATT <sub>VS_2</sub> | - | 0.039 | _ | | SFR setting 2 | P_8.1.42 | | Nominal operating input voltage range <i>V</i> <sub>S</sub> | V <sub>S,range2</sub> | 3 | _ | 31 | V | 1) SFR setting 2;<br>max. value corresponds<br>to typ. ADC full scale<br>input;<br>3 V < V <sub>S</sub> < 28 V | P_8.1.40 | | Accuracy of V <sub>S</sub> after calibration | $\Delta V_{\rm S,range2}$ | -440 | | 440 | mV | $V_{\rm S} = 5.5 \text{V} \text{ to } 18 \text{V}$ | P_8.1.84 | | Drivers supply voltage m | easurement | V <sub>SD</sub> | | | | | | | Input-to-output voltage attenuation: V <sub>SD</sub> | ATT <sub>VSD</sub> | - | 0.039 | _ | | - | P_8.1.21 | | Nominal operating input voltage range V <sub>SD</sub> | V <sub>SD,range</sub> | 2.5 | - | 31 | V | 1) | P_8.1.2 | | Accuracy of V <sub>SD</sub> sense after calibration | $\Delta V_{SD}$ | -440 | _ | 440 | mV | $^{2)}$ $V_{\rm S}$ = 5.5 V to 18 V | P_8.1.47 | | Charge pump voltage me | easurement l | / <sub>CP</sub> | | | | | | | Input-to-output voltage attenuation: <i>V</i> <sub>CP</sub> | ATT <sub>VCP</sub> | - | 0.023 | - | | - | P_8.1.56 | ### **Electrical characteristics** # **Table 33** Supply voltage signal conditioning (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | <b>Note or Test Condition</b> | Number | |--------------------------------------------------------------------------------------------------|--------------------------------|----------------------|----------|------|------|--------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Nominal operating input voltage range $V_{CP}$ | V <sub>CP,range</sub> | 2.5 | - | 52 | V | 1) | P_8.1.7 | | Accuracy of $V_{\rm CP}$ sense after calibration | $\Delta V_{CP}$ | -747 | _ | 747 | mV | $^{2)}$ $V_{\rm S}$ = 5.5 V to 18 V | P_8.1.62 | | Monitoring input voltage | measuremen | t V <sub>MON</sub> | | | | | | | Input-to-output voltage attenuation: $V_{\rm MON}$ | ATT <sub>VMON</sub> | _ | 0.039 | - | | - | P_8.1.49 | | Nominal operating input voltage range $V_{\rm MON}$ | V <sub>MON,range</sub> | 2.5 | - | 31 | V | 1) | P_8.1.8 | | Accuracy of $V_{\text{MON}}$ sense after calibration | $\Delta V_{MON}$ | -440 | - | 440 | mV | $^{2)}$ $V_{\rm S}$ = 5.5 V to 18 V | P_8.1.68 | | Pad supply voltage meas | urement V <sub>VDD</sub> | P | | | | | 1 | | Input-to-output voltage attenuation: $V_{\rm DDP}$ | ATT <sub>VDDP</sub> | _ | 0.164 | - | | - | P_8.1.33 | | Nominal operating input voltage range $V_{\rm DDP}$ | $V_{\rm DDP,range}$ | 0 | - | 7.50 | V | 1) | P_8.1.50 | | Accuracy of $V_{\rm DDP}$ sense after calibration | $\Delta V_{\text{DDP\_SENSE}}$ | -105 | - | 105 | mV | $^{2)3)} V_{\rm S} = 5.5 \text{V} \text{ to } 18 \text{V}$ | P_8.1.5 | | 10-bit ADC reference volt | age measure | ment V <sub>AI</sub> | REF | | | | | | Input-to-output voltage attenuation: $V_{AREF}$ | ATT <sub>VAREF</sub> | - | 0.219 | - | | - | P_8.1.22 | | Nominal operating input voltage range $V_{AREF}$ | V <sub>AREF,range</sub> | 0 | - | 5.62 | V | 1) | P_8.1.51 | | Accuracy of V <sub>AREF</sub> sense after calibration | $\Delta V_{AREF}$ | -79 | - | 79 | mV | $^{2)}$ $V_{\rm S}$ = 5.5 V to 18 V | P_8.1.48 | | 8-bit ADC reference volta | ge measurem | ent V <sub>BG</sub> | <b>"</b> | | II. | | | | Input-to-output voltage attenuation: $V_{BG}$ | ATT <sub>VBG</sub> | _ | 0.75 | - | | - | P_8.1.57 | | Nominal operating input voltage range $V_{\rm BG}$ | $V_{\rm BG,range}$ | 0.8 | - | 1.64 | V | 1) | P_8.1.52 | | Value of ADC2-V <sub>BG</sub><br>measurement after<br>calibration | V <sub>BG_PMU</sub> | 1.01 | 1.07 | 1.18 | V | <sup>2)</sup> -40°C $\leq T_{j} \leq 150$ °C | P_8.1.73 | | Value of ADC2-V <sub>BG</sub><br>measurement after<br>calibration, extended<br>temperature range | V <sub>BG_PMU_HT</sub> | 1.01 | 1.07 | 1.44 | V | <sup>2)</sup> 150°C < T <sub>j</sub> ≤ 175°C | P_8.1.75 | ### **Electrical characteristics** # Table 33 Supply voltage signal conditioning (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | <b>Note or Test Condition</b> | Number | |---------------------------------------------------------------------------------------------------------|----------------------------------|--------|--------|------|------|-----------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Core supply voltage mea | surement V <sub>DDC</sub> | | | | | | | | Input-to-output voltage attenuation: V <sub>DDC</sub> | ATT <sub>VDDC</sub> | - | 0.75 | _ | | - | P_8.1.34 | | Nominal operating input voltage range $V_{\rm DDC}$ | V <sub>DDC,range</sub> | 0.8 | _ | 1.64 | V | 1) | P_8.1.53 | | Accuracy of V <sub>DDC</sub> sense after calibration | $\Delta V_{\mathrm{DDC\_SENSE}}$ | -22 | _ | 22 | mV | $^{2)}$ $V_{\rm S}$ = 5.5 V to 18 V | P_8.1.6 | | VDH input voltage measu | rement V <sub>VDH10</sub> | BITADC | | • | | | | | VDH input-to-output voltage attenuation | ATT <sub>VDH_1</sub> | - | 0.166 | _ | | SFR setting 1 | P_8.1.64 | | VDH input-to-output voltage attenuation | ATT <sub>VDH_2</sub> | _ | 0.224 | _ | | SFR setting 2 | P_8.1.65 | | VDH input-to-output voltage attenuation | ATT <sub>VDH_3</sub> | - | 0.226 | - | | <sup>1)</sup> SFR setting 2,<br>-40°C $\leq T_j \leq 85$ °C | P_8.1.81 | | Nominal operating input voltage range $V_{\rm VDH}$ , attenuation range 1 | V <sub>VDH,range1</sub> | - | - | 30 | V | SFR setting 1 | P_8.1.66 | | Nominal operating input voltage range $V_{\rm VDH}$ , attenuation range 2 | V <sub>VDH,range2</sub> | - | - | 20 | V | SFR setting 2 | P_8.1.67 | | V <sub>VDH</sub> 10-bit ADC, range 1 | $\Delta V_{\text{VDHADC10B}}$ | -300 | - | 300 | mV | <sup>4)</sup> $V_{VDH} = 5.5 \text{ V to } 17.5 \text{ V},$<br>-40°C \le $T_i \le 150$ °C | P_8.1.39 | | Accuracy of $V_{\rm VDH}$ 10-bit ADC, $ATT_{\rm VDH\_1}$ , extended temperature range | $\Delta V_{ m VDHADC10B}$ | -800 | - | 800 | mV | <sup>4)</sup> $V_{VDH} = 5.5 \text{ V to } 17.5 \text{ V},$<br>-40°C \le $T_j \le 175$ °C | P_8.1.77 | | Accuracy of V <sub>VDH</sub> 10-bit ADC, <i>ATT</i> <sub>VDH_3</sub> | $\Delta V_{\text{VDHADC10B}}$ | -200 | - | 200 | mV | $V_{VDH} = 5.5 \text{ V to } 17.5 \text{ V},$<br>-40°C \le T <sub>j</sub> \le 85°C<br>$ATT_{VDH_3}$ | P_8.1.80 | | Accuracy of V <sub>VDH</sub> 10-bit<br>ADC, <i>ATT</i> <sub>VDH_2</sub> | $\Delta V_{\text{VDHADC10B}}$ | -400 | - | 400 | mV | <sup>4)</sup> $V_{VDH} = 5.5 \text{ V to } 17.5 \text{ V},$<br>-40°C \le $T_j \le 150$ °C | P_8.1.71 | | Accuracy of V <sub>VDH</sub> 10-bit<br>ADC, <i>ATT</i> <sub>VDH_2</sub> , extended<br>temperature range | $\Delta V_{ m VDHADC10B}$ | -1.5 | - | 1.5 | V | <sup>4)</sup> $V_{VDH} = 5.5 \text{ V to } 17.5 \text{ V},$<br>-40°C \le $T_j \le 175$ °C | P_8.1.78 | | 10-bit ADC measurement, input resistance for VDH | R <sub>in_VDH,measure</sub> | 200 | 390 | 470 | kΩ | PD_N = 1 (on-state) | P_8.1.3 | ### **Electrical characteristics** ## **Table 33** Supply voltage signal conditioning (cont'd) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | <b>Note or Test Condition</b> | Number | |------------------------------------------------------------------------------|------------------------------------|--------|------|------|------|----------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Measurement input leakage current for V <sub>VDH</sub> | I <sub>leak_VDH</sub> , measure | -0.05 | _ | 2.0 | μΑ | PD_N = 0 (off-state),<br>$-40^{\circ}$ C $\leq T_j \leq 150^{\circ}$ C | P_8.1.10 | | Measurement input leakage current for $V_{VDH}$ , extended temperature range | I <sub>leak_VDH</sub> , measure_HT | -0.05 | - | 4.0 | μΑ | PD_N = 0 (off-state),<br>$150^{\circ}\text{C} \le T_{j} \le 175^{\circ}\text{C}$ | P_8.1.79 | - 1) Not subject to production test, specified by design. - 2) The accuracies stated include the following tolerance: ADC2 offset error - P\_8.3.19 ADC2 gain error - P\_8.3.20 ADC2 differential non-linearity error - P\_8.3.28 ADC2 integral non-linearity error - P\_8.3.29 $V_{\rm BG}$ - P\_8.3.1 - 3) Accuracy is valid for a calibrated device. - 4) The accuracies stated include the ADC1 total unadjusted error ( $TUE_{10B}$ ) which includes the $V_{AREF}$ tolerance. #### 30.8.2 **Central temperature sensor parameters** #### Table 34 Electrical characteristics of the temperature sensor module $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm i}$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | arameter Symbol Values | | Unit | | <b>Note or Test Condition</b> | Number | | | |--------------------------------------------------------------------------------|-------|------|-------|-------------------------------|--------|------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Output voltage $V_{\text{TEMP}}$ at $T_0 = 273 \text{ K } (0^{\circ}\text{C})$ | а | - | 0.666 | _ | V | <sup>1)</sup> $T_0 = 273 \text{ K (0°C)}$ | P_8.2.2 | | Temperature sensitivity b | b | _ | 2.31 | - | mV/K | 1) | P_8.2.4 | | Accuracy_1 | Acc_1 | -10 | - | 10 | °C | $^{1)2)3)} -40^{\circ}\text{C} \le T_{j} \le 85^{\circ}\text{C}$ | P_8.2.5 | | Accuracy_2 | Acc_2 | -10 | - | 10 | °C | $^{1)2)3)}$ 125°C < $T_{\rm j} \le 175$ °C | P_8.2.6 | | Accuracy_3 | Acc_3 | -5 | - | 5 | °C | $^{1)2)3)}$ 85°C < $T_{\rm j} \le 125$ °C | P_8.2.7 | <sup>1)</sup> Not subject to production test, specified by design. 3) The accuracies stated include the following tolerance: ADC2 offset error - P\_8.3.19 ADC2 gain error - P\_8.3.20 ADC2 differential non-linearity error - P\_8.3.28 ADC2 integral non-linearity error - P\_8.3.29 $V_{\rm BG}$ - P\_8.3.1 <sup>2)</sup> Accuracy with reference to on-chip temperature calibration measurement, valid for Mode1. ## 30.8.3 ADC2 VBG # 30.8.3.1 ADC2 reference voltage VBG ## Table 35 DC specifications $V_S$ = 3.0 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | Values | | Unit | Note or | Number | | |-------------------|----------|--------|-------|-------|---------|----------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Reference voltage | $V_{BG}$ | 1.199 | 1.211 | 1.223 | V | 1) | P_8.3.1 | <sup>1)</sup> Not subject to production test, specified by design. ## 30.8.3.2 ADC2 specifications ## Table 36 DC specifications $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or | Number | |--------------------------------------------------------------|---------------------------|-------|-------|------|------|-----------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Resolution | RES | - | 8 | _ | bit | Full | P_8.3.18 | | Guaranteed offset error | EA <sub>OFF_8Bit</sub> | -2.0 | ±0.3 | 2.0 | LSB | Not calibrated | P_8.3.19 | | Gain error | EA <sub>Gain_8Bit</sub> | -2.0 | ±0.5 | 2.0 | %FSR | Not calibrated | P_8.3.20 | | Differential non-linearity (DNL) | EA <sub>DNL_8Bit</sub> | -0.8 | ±0 | 0.8 | LSB | Full;<br>-40°C $\leq T_j \leq 150$ °C | P_8.3.21 | | Differential non-linearity (DNL), extended temperature range | EA <sub>DNL_8Bit_HT</sub> | -1.2 | ±0 | 1.2 | LSB | Full;<br>150°C < T <sub>j</sub> ≤ 175°C | P_8.3.28 | | Integral non-linearity (INL) | EA <sub>INL_8Bit</sub> | -1.2 | ±0 | 1.2 | LSB | Full;<br>-40°C $\leq T_j \leq 150$ °C | P_8.3.22 | | Integral non-linearity (INL), extended temperature range | EA <sub>INL_8Bit_HT</sub> | -1.50 | ±0 | 1.50 | LSB | Full;<br>150°C < T <sub>j</sub> ≤ 175°C | P_8.3.29 | # 30.9 ADC1 reference voltage - VAREF ## 30.9.1 Electrical characteristics of VAREF ## Table 37 Electrical characteristics of VAREF $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | <b>Note or Test Condition</b> | Number | |---------------------------------|------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Required buffer capacitance | C <sub>VAREF</sub> | 0.1 | _ | 1 | μF | ESR < 1 Ω | P_9.1.1 | | Reference output voltage | $V_{AREF}$ | 4.95 | 5 | 5.05 | V | V <sub>S</sub> > 5.5 V | P_9.1.2 | | DC supply voltage rejection | DC <sub>PSRVAREF</sub> | 30 | _ | - | dB | 1) | P_9.1.3 | | Supply voltage ripple rejection | AC <sub>PSRVAREF</sub> | 26 | _ | _ | dB | $^{1)}$ $V_{\rm S} = 13.5 \text{ V};$<br>f = 0 kHz 1 kHz;<br>$V_{\rm r} = 2 \text{ Vpp}$ | P_9.1.4 | | Turn-on time | t <sub>so</sub> | - | _ | 200 | μs | <sup>1)</sup> C <sub>ext</sub> = 100 nF<br>PD_N to 99.9% of final<br>value | P_9.1.5 | | Input resistance at VAREF pin | R <sub>IN,VAREF</sub> | - | 100 | _ | kΩ | <sup>1)</sup> Input impedance in case<br>of VAREF is applied from<br>external input | P_9.1.20 | <sup>1)</sup> Not subject to production test, specified by design. ### **Electrical characteristics** # 30.9.2 Electrical characteristics of the ADC1 (10-bit) These parameters describe the conditions for optimum ADC performance. Note: Operating conditions apply. ## Table 38 A/D converter characteristics $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Note or | Number | |------------------------------------------------|-------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|--------|---------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Analog reference supply | $V_{AREF}$ | V <sub>AGND</sub> + 1.0 | _ | V <sub>DDPA</sub> + 0.05 | V | 1) | P_9.2.1 | | Analog reference ground | $V_{AGND}$ | V <sub>ss</sub><br>- 0.05 | _ | 1.5 | V | - | P_9.2.2 | | Analog input voltage range | V <sub>AIN</sub> | $V_{AGND}$ | _ | $V_{AREF}$ | V | 2) | P_9.2.3 | | Analog clock frequency | $f_{ADCI}$ | 5 | _ | 24 | MHz | 3) | P_9.2.4 | | Conversion time for<br>10-bit result | t <sub>C10</sub> | $(13 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | $(13 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | $(13 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | _ | 1)4) | P_9.2.5 | | Conversion time for<br>8-bit result | t <sub>C8</sub> | $(11 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | $(11 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | $(11 + STC) \times t_{ADCI} + 2 \times t_{ADC}$ | _ | 1) | P_9.2.6 | | Wake-up time from analog power-down, fast mode | t <sub>WAF</sub> | _ | - | 4 | μs | 1) | P_9.2.7 | | Wake-up time from analog power-down, slow mode | t <sub>WAS</sub> | - | - | 15 | μs | 1)5) | P_9.2.8 | | Total unadjusted error (8 bit) | TUE <sub>8B</sub> | -2 | ±1 | 2 | counts | <sup>6)7)</sup> Reference is internal V <sub>AREF</sub> | P_9.2.9 | | Total unadjusted error (10 bit) | TUE <sub>10B</sub> | -12 | ±6 | 12 | counts | <sup>6)7)</sup> Reference is internal V <sub>AREF</sub> | P_9.2.22 | | DNL error | EA <sub>DNL</sub> | -3 | ±0.8 | 3 | counts | _ | P_9.2.10 | | INL error | EA <sub>INL_int_V</sub> | -5 | ±0.8 | 5 | counts | Reference is internal V <sub>AREF</sub> | P_9.2.11 | | Gain error | EA <sub>GAIN_int_</sub> | -10 | ±0.4 | 10 | counts | Reference is internal V <sub>AREF</sub> | P_9.2.12 | | Offset error | EA <sub>OFF</sub> | -2 | ±0.5 | 2 | counts | _ | P_9.2.13 | | Total capacitance of an analog input | C <sub>AINT</sub> | _ | _ | 10 | pF | 1)5)8) | P_9.2.14 | | Switched capacitance of an analog input | C <sub>AINS</sub> | _ | - | 4 | pF | 1)5)8) | P_9.2.15 | #### **Electrical characteristics** ## **Table 38** A/D converter characteristics (cont'd) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | 5 | Unit | Note or | Number | |---------------------------------------------|--------------------|------|--------|------|------|-----------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Resistance of the analog input path | R <sub>AIN</sub> | - | - | 2 | kΩ | 1)5)8) | P_9.2.16 | | Total capacitance of the reference input | C <sub>AREFT</sub> | _ | - | 15 | pF | 1)5)8) | P_9.2.17 | | Switched capacitance of the reference input | C <sub>AREFS</sub> | _ | - | 7 | pF | 1)5)8) | P_9.2.18 | | Resistance of the reference input path | R <sub>AREF</sub> | _ | - | 2 | kΩ | 1)5)8) | P_9.2.19 | - 1) Not subject to production test, specified by design. - 2) $V_{\text{AIN}}$ may exceed $V_{\text{AGND}}$ or $V_{\text{AREFx}}$ up to the absolute maximum ratings. However, the conversion results in these cases will be $0000_{\text{H}}$ or $03\text{FF}_{\text{H}}$ , respectively. - 3) The limit values for $f_{ADCI}$ must not be exceeded when selecting the peripheral frequency and the prescaler setting. - 4) This parameter includes the sample time (and the additional sample time specified by STC), the time to determine the digital results and the time to load the result register with the conversion result. - 5) The broken wire detection delay against $V_{AGND}$ is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500 $\mu$ s. - 6) The total unadjusted error TUE is the maximum deviation from the ideal ADC transfer curve, not the sum of individual errors - All error specifications are based on measurement methods standardized by IEEE 1241.2000. - 7) The specified TUE is valid only if the absolute sum of input overload currents (see $I_{OV}$ specification) does not exceed 10 mA, and if $V_{AREF}$ and $V_{AGND}$ remain stable during the measurement time. - 8) These parameter values cover the complete operating range. Under relaxed operating conditions (temperature, supply voltage), typical values can be used for the calculation. At room temperature and nominal supply voltage, the following typical values can be used: - $C_{\text{AINTtyp}} = 12 \text{ pF}, C_{\text{AINStyp}} = 5 \text{ pF}, R_{\text{AINtyp}} = 1.0 \text{ k}\Omega, C_{\text{AREFTtyp}} = 15 \text{ pF}, C_{\text{AREFStyp}} = 10 \text{ pF}, R_{\text{AREFtyp}} = 1.0 \text{ k}\Omega.$ # 30.10 14-Bit sigma delta ADC (ADC3 / ADC4) # 30.10.1 Analog/Digital converter parameters These parameters describe the conditions for optimum ADC performance. *Note:* Operating conditions apply. ## Table 39 A/D converter ADC3/4 characteristics $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | Note or | Number | |------------------------------------------|----------------------|-------------------------|-------|-------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Analog clock frequency | $f_{ADC3/4}$ | 5 | _ | 20 | MHz | - | P_10.1.20 | | Single ended input capacitance | C <sub>in1</sub> | - | 2 | - | pF | 1)2) | P_10.1.1 | | Oversampling ratio | OSR | 128 | _ | 2048 | | <sup>2)</sup> Decimation factor | P_10.1.2 | | ADC full scale voltage<br>(differential) | V <sub>Fs</sub> | 3.75 | - | - | V | <sup>2)</sup> At $V_{DIFF} = \pm V_{FS}$ ,<br>DD.max resp. DD.min<br>is reached | P_10.1.3 | | Input voltage | $V_{\mathrm{in}}$ | 0 | - | $V_{REF}$ | V | Input voltage on<br>ADCx.P or ADCx.N<br>$V_{REF}$ can be VAREF or<br>VREF5V<br>x = {3,4} | P_10.1.21 | | Differential non-linear input voltage | $V_{ m diff,nonlin}$ | -4.0 | - | 4.0 | V | $V_{\text{diff}} = V_{\text{ADCx.P}} - V_{\text{ADCx.N}}$<br>$V_{\text{ADCx.P}}, V_{\text{ADCx.P}}$ within<br>$V_{\text{in}}$ range<br>$v_{\text{ADCx.P}}$ | P_10.1.4 | | Differential linear input<br>voltage | $V_{ m diff,lin}$ | -3.75 | - | 3.75 | V | $V_{\text{diff}} = V_{\text{ADCx.P}} - V_{\text{ADCx.N}}$<br>$V_{\text{ADCx.P}}, V_{\text{ADCx.P}}$ within<br>$V_{\text{in}}$ range<br>$v_{\text{ADCx.P}}$ | P_10.1.6 | | Input common mode range | V <sub>in,com</sub> | 0.48 × V <sub>REF</sub> | _ | 0.52 × V <sub>REF</sub> | V | V <sub>REF</sub> can be VAREF or VREF5V | P_10.1.7 | | Input frequency | $f_{in}$ | 0 | _ | 1 | kHz | 2) | P_10.1.8 | | RMS noise | V <sub>rms</sub> | - | 0.69 | 1.15 | mV | Tested with OSR = 128 and V <sub>REF</sub> = VREF5V | P_10.1.22 | | Effective resolution | RES <sub>eff</sub> | 11.3 | 12.4 | - | bit | Calculated,<br>$RES_{eff} = Id(V_{FS} / V_{RMS})$ | P_10.1.23 | ### **Electrical characteristics** ## **Table 39** A/D converter ADC3/4 characteristics (cont'd) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | Note or | Number | |---------------------------------------------|---------------------------------------|--------|-------|-------|------|----------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Effective number of bits | ENOB | _ | 11.7 | - | bit | <sup>2)</sup> ENOB = (SNDR-<br>1.76 dB)/6.02 dB | P_10.1.24 | | SNDR with a fully differential sinus -6dBFS | SNDR | _ | 72 | - | dB | 2) | P_10.1.10 | | Digital filtered data of raw<br>ADC values | DD | -16384 | - | 16383 | LSB | <sup>2)</sup> Represented in<br>two's complement<br>$DD = (V_{diff}/V_{REF}) \times ATT_{adc34} \times (2^{14} - 1)$ | P_10.1.13 | | ADC34 input attenuator | ATT <sub>adc34</sub> | _ | 4/3 | _ | | - | P_10.1.25 | | Dynamic input impedance | $Z_{\text{IN}}$ | _ | 250 | _ | kΩ | 2) | P_10.1.15 | | ADC gain ratio | G <sub>ADC3</sub> / G <sub>ADC4</sub> | 0.990 | 1 | 1.010 | | _ | P_10.1.17 | | ADC offset drift | OFF <sub>ADC3/4</sub> | _ | 5.4 | _ | mV | - | P_10.1.18 | <sup>1)</sup> In addition to pin capacitance $C_{10}$ , see P\_5.2.7. <sup>2)</sup> Not subject to production test, specified by design. # 30.11 High-voltage monitoring input ## 30.11.1 Electrical characteristics ## Table 40 Electrical characteristics of the monitoring input $T_{\rm j}$ = -40°C to +175°C; $V_{\rm S}$ = 5.5 V to 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Note or Test Condition | Number | |----------------------------------------------------------|------------------------|------------------------|-----------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | MON input pin charac | teristics | | I | | + | - | + | | Wake-up/monitoring<br>threshold voltage | $V_{ m MONth}$ | 0.4 × V <sub>S</sub> | 0.5 × V <sub>S</sub> | 0.675 × V <sub>S</sub> | V | Without external serial resistor $R_s$ (with $R_s$ : DV = $I_{PD/PU} \times R_s$ ) | P_11.1.1 | | Threshold hysteresis | V <sub>MONth,hys</sub> | 0.015 × V <sub>S</sub> | 0.05 × V <sub>S</sub> | 0.1 × V <sub>S</sub> | V | In all modes; without<br>external serial resistor $R_s$<br>(with $R_s$ : dV = $I_{PD/PU} \times R_s$ );<br>$V_S = 5.5 \text{ V}$ to 18 V | P_11.1.12 | | Threshold hysteresis | $V_{MONth,hys}$ | 0.02 × V <sub>S</sub> | 0.06 × V <sub>s</sub> | 0.12 × V <sub>s</sub> | V | In all modes; without<br>external serial resistor $R_s$<br>(with $R_s$ : dV = $I_{PD/PU} \times R_s$ );<br>$V_s = 18 \text{ V to } 28 \text{ V}$ | P_11.1.2 | | Pull-up current | I <sub>PU, MON</sub> | -20 | -10 | -1 | μΑ | 0.6 × V <sub>S</sub> | P_11.1.3 | | Pull-down current | I <sub>PD, MON</sub> | 3 | 10 | 20 | μΑ | $0.4 \times V_{\rm S}$ | P_11.1.4 | | Input leakage current | I <sub>LK,MON</sub> | -2.5 | _ | 2.5 | μΑ | 1) 0 V < V <sub>MON_IN</sub> < 28 V | P_11.1.5 | | Timing | <u>"</u> | | | 1 | | | ı | | Wake-up filter time<br>(internal analog filter<br>delay) | $t_{FT,MON}$ | - | 500 | - | ns | <sup>2)</sup> The overall filter time for MON wake-up is the sum of $t_{\text{FT,MON}}$ and the adjustable digital filter time. The digital filter time can be adjusted by setting the PMU.CNF_WAKE_FILTER. CNF_MON_FT register | P_11.1.6 | <sup>1)</sup> Input leakage is valid for the disabled state. <sup>2)</sup> With pull-up, pull-down current disabled. #### **MOSFET driver** 30.12 #### **Electrical characteristics** 30.12.1 #### Table 41 **Electrical characteristics of the MOSFET driver** $V_S = 5.5 \text{ V}$ to 28 V, $T_i = -40 ^{\circ}\text{C}$ to +175 $^{\circ}\text{C}$ , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | Note or Test Condition | Number | |---------------------------------------------------------------------------|----------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | | | | MOSFET driver output | • | • | | | · | | • | | Maximum total charge driver capability | Q <sub>tot_max</sub> | _ | _ | 100 | nC | 1) Due to charge pump<br>current capability, six<br>MOSFETs and additional<br>external capacitors with a<br>total charge of maximal<br>100 nC can be driven<br>simultaneously at a PWM<br>frequency of 25 kHz. | P_12.1.20 | | Maximum total charge<br>driver capability (three-<br>phase PWM) | Q <sub>tot_max,20kHz</sub> | - | - | 150 | nC | 1) Due to charge pump current capability, six MOSFETs and additional external capacitors with a total charge of maximal 150 nC can be driven simultaneously at a PWM frequency of 20 kHz. V <sub>SD,min</sub> ≥ 6.5 V for V <sub>GS,min</sub> ≥ 7 V | P_12.1.120 | | Source current - charge<br>current (low gate voltage)<br>high-side driver | I <sub>Soumax_HS</sub> | 230 | 345 | 450 | mA | $V_{SD} \ge 8 \text{ V}, C_{Load} = 10 \text{ nF},$<br>$I_{Sou} = C_{Load} \times \text{slew rate}$<br>$(= 20\% \text{ to } 50\% \text{ of } V_{GHx1}),$<br>$I_{CHARGE} = I_{DISCHG} = 31(\text{max})$ | P_12.1.78 | | Sink current - discharge<br>current - high-side driver | I <sub>Sinkmax_HS</sub> | 230 | 330 | 450 | mA | $V_{\text{SD}} \ge 8 \text{ V}, C_{\text{Load}} = 10 \text{ nF},$<br>$I_{\text{Sink}} = C_{\text{Load}} \times \text{slew rate}$<br>(from 80% to 50% of $V_{\text{GHx1}}$ ),<br>$I_{\text{CHARGE}} = I_{\text{DISCHG}} = 31 \text{(max)}$ | P_12.1.79 | | Source current - charge<br>current (low gate voltage)<br>low-side driver | I <sub>Soumax_LS</sub> | 200 | 295 | 375 | mA | $V_{\text{SD}} \ge 8 \text{ V}, C_{\text{Load}} = 10 \text{ nF},$<br>$I_{\text{Sou}} = C_{\text{Load}} \times \text{slew rate}$<br>$(= 20\% \text{ to } 50\% \text{ of } V_{\text{GLx1}}),$<br>$I_{\text{CHARGE}} = I_{\text{DISCHG}} = 31(\text{max})$ | P_12.1.80 | | Sink current - discharge<br>current - low-side driver | I <sub>Sinkmax_LS</sub> | 200 | 314 | 375 | mA | $V_{\text{SD}} \ge 8 \text{ V}, C_{\text{Load}} = 10 \text{ nF},$<br>$I_{\text{Sink}} = C_{\text{Load}} \times \text{slew rate}$<br>(from 80% to 50% of $V_{\text{GLx1}}$ ),<br>$I_{\text{CHARGE}} = I_{\text{DISCHG}} = 31 \text{(max)}$ | P_12.1.81 | ### **Electrical characteristics** # Table 41 Electrical characteristics of the MOSFET driver (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or Test Condition | Number | |-------------------------------------------------------------|---------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | High-level output voltage<br>Gxx vs. Sxx | $V_{Gxx1}$ | 10 | - | 14 | V | $V_{SD} \ge 8 \text{ V}, C_{Load} = 10 \text{ nF},$<br>$V_{CP} = 2.5 \text{ mA}$ | P_12.1.3 | | High-level output voltage<br>GHx vs. SHx | $V_{\rm Gxx2}$ | 8 | _ | 14 | V | $V_{SD} = 6.4 \text{ V},$ $C_{Load} = 10 \text{ nF},$ $V_{CP} = 2.5 \text{ mA}$ | P_12.1.4 | | High-level output voltage<br>GHx vs. SHx | V <sub>Gxx3</sub> | 7 | - | 14 | V | $V_{SD} = 5.4 \text{ V}, C_{Load} = 10 \text{ nF},$<br>$V_{CP} = 2.5 \text{ mA}$ | P_12.1.5 | | High-level output voltage<br>GLx vs. GND | $V_{Gxx6}$ | 8 | _ | 14 | V | $V_{SD} = 6.4 \text{ V},$ $C_{Load} = 10 \text{ nF},$ $V_{CP} = 2.5 \text{ mA}$ | P_12.1.6 | | High-level output voltage GLx vs. GND | V <sub>Gxx7</sub> | 7 | - | 14 | V | $V_{SD} = 5.4 \text{ V}, C_{Load} = 10 \text{ nF},$<br>$V_{CP} = 2.5 \text{ mA}$ | P_12.1.7 | | Rise time | t <sub>rise3_3nf</sub> | _ | 200 | _ | ns | $^{1)}$ $C_{Load}$ = 3.3 nF,<br>$V_{SD}$ ≥ 8 V,<br>25% to 75% of $V_{Gxx1}$ ,<br>$I_{CHARGE}$ = $I_{DISCHG}$ = 31(max) | P_12.1.8 | | Fall time | t <sub>fall3_3nf</sub> | - | 200 | _ | ns | $^{1)}$ $C_{Load}$ = 3.3 nF,<br>$V_{SD}$ ≥ 8 V,<br>75% to 25% of $V_{Gxx1}$ ,<br>$I_{CHARGE}$ = $I_{DISCHG}$ = 31(max) | P_12.1.9 | | Rise time | t <sub>risemax</sub> | 100 | 250 | 450 | ns | $C_{Load} = 10 \text{ nF},$<br>$V_{SD} \ge 8 \text{ V},$<br>$25\% \text{ to } 75\% \text{ of } V_{Gxx1},$<br>$I_{CHARGE} = I_{DISCHG} = 31(\text{max})$ | P_12.1.57 | | Fall time | t <sub>fallmax</sub> | 100 | 250 | 450 | ns | $C_{Load} = 10 \text{ nF},$<br>$V_{SD} \ge 8 \text{ V},$<br>$75\% \text{ to } 25\% \text{ of } V_{Gxx1},$<br>$I_{CHARGE} = I_{DISCHG} = 31(\text{max})$ | P_12.1.58 | | Rise time | t <sub>risemin</sub> | 1.25 | 2.5 | 5 | μs | <sup>1)</sup> $C_{Load}$ = 10 nF,<br>$V_{SD}$ ≥ 8 V,<br>25% to 75% of $V_{Gxx1}$ ,<br>$I_{CHARGE}$ = $I_{DISCHG}$ = 3(min) | P_12.1.14 | | Fall time | t <sub>fallmin</sub> | 1.25 | 2.5 | 5 | μs | <sup>1)</sup> $C_{Load}$ = 10 nF,<br>$V_{SD}$ ≥ 8 V,<br>75% to 25% of $V_{Gxx1}$ ,<br>$I_{CHARGE}$ = $I_{DISCHG}$ = 3(min) | P_12.1.15 | | Absolute difference<br>between rise and fall for all<br>LSx | t <sub>r_f(diff)LSx</sub> | - | _ | 100 | ns | $C_{Load} = 10 \text{ nF},$<br>$V_{SD} \ge 8 \text{ V},$<br>$25\% \text{ to } 75\% \text{ of } V_{Gxx1},$<br>$I_{CHARGE} = I_{DISCHG} = 31(\text{max})$ | P_12.1.35 | ### **Electrical characteristics** #### **Electrical characteristics of the MOSFET driver** (cont'd) Table 41 $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | Note or Test Condition | Number | |------------------------------------------------------------------------------|---------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Absolute difference<br>between rise and fall for all<br>HSx | t <sub>r_f(diff)HSx</sub> | - | - | 100 | ns | $C_{Load}$ = 10 nF,<br>$V_{SD} \ge 8$ V,<br>25% to 75% of $V_{Gxx1}$ ,<br>$I_{CHARGE} = I_{DISCHG} = 31 (max)$ | P_12.1.36 | | Resistor between GHx/GLx and GND | $R_{GGND}$ | 30 | 40 | 50 | kΩ | 1) | P_12.1.11 | | Resistor between SHx and GND | R <sub>SHGN</sub> | 30 | 40 | 50 | kΩ | 1)3) This resistance is the resistance between GHx and GND connected through a diode to SHx. As a consequence, the voltage at SHx can rise up to 0.6 V typ. before it is discharged through the resistor | P_12.1.10 | | Low-RDSON mode<br>(boosted discharge mode) | R <sub>ONCCP</sub> | - | 9 | 12 | Ω | $V_{\text{VSD}} = 13.5 \text{ V},$<br>$V_{\text{VCP}} = V_{\text{VSD}} + 14.0 \text{ V};$<br>$I_{\text{CHARGE}} = I_{\text{DISCHG}} = 31(\text{max});$<br>50 mA forced into Gx, Sx<br>grounded<br>$-40^{\circ}\text{C} \le T_{\text{i}} \le 150^{\circ}\text{C}$ | P_12.1.50 | | Low-RDSON mode<br>(boosted discharge mode),<br>extended temperature<br>range | R <sub>ONCCP_HT</sub> | - | 9 | 14.5 | Ω | $V_{\text{VSD}} = 13.5 \text{ V},$<br>$V_{\text{VCP}} = V_{\text{VSD}} + 14.0 \text{ V};$<br>$I_{\text{CHARGE}} = I_{\text{DISCHG}} = 31 \text{(max)};$<br>50 mA forced into Gx, Sx<br>grounded<br>$150^{\circ}\text{C} < T_{j} \le 175^{\circ}\text{C}$ | P_12.1.84 | | Input propagation time<br>(LS on) | $t_{ m P(ILN)min}$ | - | 1.5 | 3 | μs | $I_{\text{Charge}} = 10 \text{ nF},$ $I_{\text{Charge}} = 3(\text{min}),$ $I_{\text{Comp}} = 3(\text{min})$ | P_12.1.37 | | Input propagation time<br>(LS off) | $t_{ m P(ILF)min}$ | _ | 1.5 | 3 | μs | $I_{\text{Discharge}}^{1)} C_{\text{Load}} = 10 \text{ nF},$ $I_{\text{Discharge}}^{1} = 3(\text{min}),$ $I_{\text{Total Posses}}^{1} = 3(\text{min}),$ | P_12.1.38 | | Input propagation time<br>(HS on) | $t_{ m P(IHN)min}$ | - | 1.5 | 3 | μs | $I_{\text{Load}} = 10 \text{ nF},$ $I_{\text{Charge}} = 3(\text{min}),$ 25% of $V_{\text{Gxx1}}$ | P_12.1.39 | | Input propagation time<br>(HS off) | $t_{ m P(IHF)min}$ | - | 1.5 | 3 | μs | $I_{\text{Discharge}}^{1)} C_{\text{Load}} = 10 \text{ nF},$ $I_{\text{Discharge}}^{1)} = 3(\text{min}),$ $I_{\text{Discharge}}^{1)} = 3(\text{min}),$ | P_12.1.40 | ### **Electrical characteristics** # **Table 41 Electrical characteristics of the MOSFET driver** (cont'd) $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | Note or Test Condition | Number | |--------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Input propagation time (LS on) | t <sub>P(ILN)max</sub> | - | 200 | 350 | ns | $C_{Load} = 10 \text{ nF},$<br>$I_{Charge} = 31(\text{max}),$<br>25% of $V_{Gxx1}$ | P_12.1.26 | | Input propagation time (LS off) | t <sub>P(ILF)max</sub> | - | 200 | 300 | ns | $C_{Load} = 10 \text{ nF},$<br>$I_{Discharge} = 31(\text{max}),$<br>75% of $V_{Gxx1}$ | P_12.1.27 | | Input propagation time<br>(HS on) | t <sub>P(IHN)max</sub> | - | 200 | 350 | ns | $C_{Load}$ = 10 nF,<br>$I_{Charge}$ = 31(max),<br>25% of $V_{Gxx1}$ | P_12.1.28 | | Input propagation time (HS off) | t <sub>P(IHF)max</sub> | - | 200 | 300 | ns | $C_{Load} = 10 \text{ nF},$<br>$I_{Discharge} = 31(\text{max}),$<br>75% of $V_{Gxx1}$ | P_12.1.29 | | Absolute input propagation time difference between propagation times for all LSx (LSx on) | t <sub>Pon(diff)LSx</sub> | - | - | 100 | ns | $C_{Load} = 10 \text{ nF},$<br>$I_{Charge} = 31(\text{max}),$<br>25% of $V_{Gxx1}$ | P_12.1.30 | | Absolute input propagation time difference between propagation times for all LSx (LSx off) | t <sub>Poff(diff)LSx</sub> | - | - | 100 | ns | $C_{Load} = 10 \text{ nF},$<br>$I_{Discharge} = 31(\text{max}),$<br>75% of $V_{Gxx1}$ | P_12.1.41 | | Absolute input propagation time difference between propagation times for all HSx (HSx on) | t <sub>Pon(diff)HSx</sub> | - | - | 100 | ns | $C_{\text{Load}} = 10 \text{ nF},$<br>$I_{\text{Charge}} = 31(\text{max}),$<br>$25\% \text{ of } V_{\text{Gxx1}}$ | P_12.1.42 | | Absolute input propagation time difference between propagation times for all HSx (HSx off) | t <sub>Poff(diff)HSx</sub> | _ | - | 100 | ns | $C_{\text{Load}} = 10 \text{ nF},$<br>$I_{\text{Discharge}} = 31(\text{max}),$<br>75% of $V_{\text{Gxx1}}$ | P_12.1.43 | | Drain source monitoring | | | | | | | | | Drain source monitoring threshold | V <sub>DSMONVTH</sub> | -<br>0.07<br>0.35<br>0.55<br>0.65<br>0.90<br>1.00<br>1.20<br>1.40 | - 0.25<br>0.50<br>0.75<br>1.00<br>1.25<br>1.5<br>1.75<br>2.00 | - 0.40<br>0.650<br>0.90<br>1.25<br>1.45<br>1.80<br>2.10<br>2.40 | V | DRV_CTRL3.DSMONVTH<2<br>:0> xxx<br>000<br>001<br>010<br>011<br>100<br>101<br>110 | P_12.1.46 | #### **Electrical characteristics** ## **Table 41** Electrical characteristics of the MOSFET driver (cont'd) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | S | Unit | <b>Note or Test Condition</b> | Number | |--------------------------------------------------------------|------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Open load diagnostic curr | ents | | | | | | <u>'</u> | | Pull-up diagnostic current | I <sub>PUDiag</sub> | -220 | -370 | -520 | μΑ | $I_{\rm DISCHG} = 1; V_{\rm SHx} = 5.0 \rm V$ | P_12.1.47 | | Pull-down diagnostic current | I <sub>PDDiag</sub> | 650 | 900 | 1100 | μΑ | $I_{\text{DISCHG}} = 1$ ; $V_{\text{SHx}} = 5.0 \text{ V}$ | P_12.1.48 | | Charge pump | | | | | | | • | | Output voltage<br>VCP vs. VSD | V <sub>CPmin1</sub> | 8.5 | - | - | V | $V_{\text{VSD}} = 5.4 \text{ V},$<br>$I_{\text{CP}} = 5 \text{ mA},$<br>$C_{\text{CP1}}, C_{\text{CP2}} = 220 \text{ nF},$<br>bridge driver enabled,<br>$-40^{\circ}\text{C} \le T_{\text{i}} \le 150^{\circ}\text{C}$ | P_12.1.53 | | Output voltage<br>VCP vs. VSD, extended<br>temperature range | V <sub>CPmin1_HT</sub> | 8.4 | - | - | V | $V_{\text{VSD}} = 5.4 \text{ V},$<br>$I_{\text{CP}} = 5 \text{ mA},$<br>$C_{\text{CP1}}, C_{\text{CP2}} = 220 \text{ nF},$<br>bridge driver enabled,<br>$150^{\circ}\text{C} < T_{\text{i}} \le 175^{\circ}\text{C}$ | P_12.1.85 | | Regulated output voltage<br>VCP vs. VSD | V <sub>CP</sub> | 12 | 14 | 16 | V | $8 \text{ V} \le V_{\text{VSD}} \le 28 \text{ V},$ $I_{\text{CP}} = 10 \text{ mA},$ $C_{\text{CP1}}, C_{\text{CP2}} = 220 \text{ nF},$ $f_{\text{CP}} = 250 \text{ kHz}$ | P_12.1.49 | | Turn-on time | t <sub>ON_VCP</sub> | 10 | 24 | 40 | μs | $^{(1)4)}$ 8 V $\leq V_{VSD} \leq 28$ V,<br>$(25\%)$ of $V_{CP}$ ,<br>$C_{CP1}$ , $C_{CP2} = 220$ nF,<br>$f_{CP} = 250$ kHz | P_12.1.59 | | Rise time | t <sub>rise_VCP</sub> | 20 | 60 | 88 | μs | $^{(1)5)}$ 8 V $\leq V_{VSD} \leq$ 28 V,<br>$(25\% \text{ to } 75\%) \text{ of } V_{CP},$<br>$C_{CP1}, C_{CP2} = 220 \text{ nF},$<br>$f_{CP} = 250 \text{ kHz}$ | P_12.1.60 | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> The condition $I_{CP} = 2.5$ mA emulates a BLDC driver with 6 MOSFETs switching at 20 kHz with a $C_{Load} = 3.3$ nF. Test condition: $I_{Gx} = -100 \mu$ A, ICHARGE = IDISCHARGE = 31 (max), IDISCHARGEDIV2\_N = 1 and ICHARGEDIV2\_N = 1. <sup>3)</sup> This resistance is connected through a diode between SHx and GHx to ground. <sup>4)</sup> This time applies when the DRV\_CP\_CTRL\_STS.bit.CP\_EN bit is set. <sup>5)</sup> This time applies when the DRV\_CP\_CLK\_CTRL.bit.CPCLK\_EN bit is set. # 30.13 Operational amplifier ## 30.13.1 Electrical characteristics ## Table 42 Electrical characteristics of the operational amplifier $V_{\rm S}$ = 5.5 V to 28 V, $T_{\rm j}$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or Test Condition | Number | |--------------------------------------------------------------------------------------|--------------------|-------------------------|----------------------|-------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Differential gain<br>(uncalibrated) | G | 9.5<br>19<br>38<br>57 | 10<br>20<br>40<br>60 | 10.5<br>21<br>42<br>63 | | Gain settings GAIN<1:0>: 00 01 10 11 | P_13.1.6 | | Differential input operating voltage range OP2 - OP1 | V <sub>IX</sub> | -1.5 / G | - | 1.5 / G | V | G is the gain specified below | P_13.1.1 | | Operating: common mode input voltage range (referred to GND: OP2 - GND or OP1 - GND) | V <sub>CM</sub> | -2.0 | - | 2.0 | V | Input common mode has to be checked in evaluation if it fits the required range | P_13.1.2 | | Max. input voltage range<br>(referred to GND:<br>OP_2 - GND or OP1 - GND) | $V_{\rm IX\_max}$ | -7.0 | _ | 7.0 | V | Max. rating of operational amplifier inputs when no measurement is performed | P_13.1.3 | | Single-ended output<br>voltage range (linear<br>range) | V <sub>OUT</sub> | V <sub>ZERO</sub> - 1.5 | _ | V <sub>ZERO</sub> + 1.5 | V | 1)2) Offset output voltage<br>2 V ±1.5 V | P_13.1.4 | | Linearity error | E <sub>PWM</sub> | -15 | - | 15 | mV | Maximum deviation from best-fit straight line divided by the maximum value of the differential output voltage range (0.5 V - 3.5 V); this parameter is determined with G = 10 | P_13.1.5 | | Linearity error | E <sub>PWM_%</sub> | -1.0 | - | 1.0 | % | Maximum deviation from best fit straight line divided by the maximum value of the differential output voltage range (0.5 V - 3.5 V); this parameter is determined with G = 10 | P_13.1.24 | ### **Electrical characteristics** # Table 42 Electrical characteristics of the operational amplifier (cont'd) $V_S$ = 5.5 V to 28 V, $T_j$ = -40°C to +175°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or Test Condition | Number | |-----------------------------------------------------------------------------------|----------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Gain drift | | -1 | - | 1 | % | Gain drift after calibration with G = 10 | P_13.1.7 | | Adjusted output offset voltage | V <sub>oos</sub> | -40 | 10 | 40 | mV | $V_{AIP} = V_{AIN} = 0 \text{ V and}$<br>G = 40,<br>-40°C < $T_j \le 150$ °C | P_13.1.17 | | Adjusted output offset voltage, extended temperature range | V <sub>OOS_HT</sub> | -50 | 10 | 50 | mV | $V_{AIP} = V_{AIN} = 0 \text{ V and}$<br>G = 40,<br>150°C < $T_j \le 175$ °C | P_13.1.28 | | DC input voltage common mode rejection ratio | DC-<br>CMRR | 58 | 80 | - | dB | CMRR (in dB) = -20*log<br>(differential mode gain /<br>common mode gain)<br>$V_{\text{CMI}} = -2 \text{ V} \dots 2 \text{ V},$<br>$V_{\text{AIP}} - V_{\text{AIN}} = 0 \text{ V},$<br>$-40^{\circ}\text{C} \le T_{j} \le 150^{\circ}\text{C}$ | P_13.1.8 | | DC input voltage common<br>mode rejection ratio,<br>extended temperature<br>range | DC-<br>CMRR_<br>HT | 57 | 80 | - | dB | CMRR (in dB) = -20*log<br>(differential mode gain /<br>common mode gain)<br>$V_{\text{CMI}} = -2 \text{ V} \dots 2 \text{ V},$<br>$V_{\text{AIP}} - V_{\text{AIN}} = 0 \text{ V},$<br>$150^{\circ}\text{C} \le T_{j} \le 175^{\circ}\text{C}$ | P_13.1.27 | | Settling time to 98% | T <sub>SET</sub> | - | 800 | 1400 | ns | <sup>2)</sup> Derived from 80% -<br>20% rise fall times for<br>±2 V overload condition<br>(3 Tau value of settling<br>time constant) | P_13.1.9 | | Current sense amplifier input resistance at OP1, OP2 | R <sub>in_OP1_</sub> | 1 | 1.25 | 1.5 | kΩ | 2) | P_13.1.25 | <sup>1)</sup> Typical $V_{ZERO} = 0.4 \times V_{AREF}$ . <sup>2)</sup> Not subject to production test, specified by design. ## **Package information** # 31 Package information Figure 39 Package outline TQFP-48-101) ## **Green product (RoHS-compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations, the device is available as a green product. Green products are RoHS-compliant (i.e., Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). ## **Further information on packages** https://www.infineon.com/packages # **Revision history** # 32 Revision history | Revision | Date | Subjects (major changes since previous revision) | | |--------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. 1.1 | 2023-10-23 | Datasheet | | | All | | Editorial changes | | | Frontpage | | • Editorial changes: Added "Arm® Cortex®-M3" and "MOTIX™", and orderable part number (OPN) | | | | | <ul> <li>Features: Changed from "Single power supply from 5.5 V to 27 V" to "Single<br/>power supply from 5.5 V to 28 V"</li> </ul> | | | Overview and<br>Device register types | | <ul> <li>Table "Pin definitions and functions", Symbol "Reset", Pin Number "22":</li> <li>Changed "Reset state" from "-" to "PU"</li> </ul> | | | | | • Changed from "Sleep mode is activated after 5 consecutive watchdog failures or in case of supply failure (5 times)" to "Sleep mode is activated after 5 watchdog failures or in case of supply failure (5 times)." | | | Modes of operation | | Sleep mode with cyclic wake-up: " followed by the Sleep and Stop mode command.". Deleted: "and Stop mode". | | | Memory control unit | | • Features: Changed "Memory protection functions for all system memory types (D-flash, P-flash, RAM)" to "Memory protection for D-flash and P-flash system memory". | | | GPIO ports and peripheral I/O | | P2.3: Changed CTRAP#_1 to CTRAP#_1 | | | Measurement unit | | <ul> <li>Changed from "Scales down (VDH) to the input voltage range of ADC1.CH6." to<br/>"Scales down V(VDH) to the input voltage range of ADC1.CH6."</li> </ul> | | | | | Editorial change: Changed designations in figure "Measurement unit, overview" | | | 10-bit analog-to-<br>digital converter<br>(ADC1) | | Features: Up to 8 analog input channels. Deleted: "(channel 7 reserved for future use)." | | | 14-Bit Sigma Delta ADC<br>(ADC3 / ADC4) | | Removed chapter "Interpretation of SDADC output code". | | | Bridge driver (incl.<br>charge pump) | | Chapter "General", Deleted: The bridge driver can be controlled in two different ways: | | | | | <ul> <li>In Normal mode, the output stage is fully controllable through the SFR<br/>registers CTRLx (x = 1,2,3). Protection functions such as overcurrent and open-<br/>load detection are available.</li> </ul> | | | | | <ul> <li>The PWM mode can be enabled by setting the corresponding bit in CTRL1 and<br/>CTRL2DRV_DRV_CTRL1 and DRV_DRV_CTRL2. The PWM must be configured<br/>in the System PWM Module (CCU6). All protection functions are available in<br/>PWM mode as well.</li> </ul> | | | Application information | | EMC filter: Replaced the second capacitor name from "CPFILT1" to "CPFILT2". | | | | | • Table "External component (BOM)", "CPFILT1, CPFILT2", Component: Changed to "Application specific". | | ## **Revision history** | Revision | Date | Subjects (major changes since previous revision) | |------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical | I. | Identical footnotes consolidated. | | character | istics | <ul> <li>P_1.1.48: Changed parameter description from "Voltage range at SLx" to<br/>"Voltage range at SL".</li> </ul> | | | | • Changed table title "DC characteristics of port0 and port1" to "DC characteristics of port 0, port 1, TMS, and reset" | | | | • Added footnote "The accuracies stated include the ADC1 total unadjusted error $(TUE_{10B})$ which includes the $V_{AREF}$ tolerance." to the following parameters: | | | | - P_8.1.39 | | | | - P_8.1.71 | | | | - P_8.1.77 | | | | - P_8.1.78 | | | | - P_8.1.80 | | | | <ul> <li>Added footnote "The accuracies stated include the following tolerance:</li> <li>ADC2 offset error - P_8.3.19</li> </ul> | | | | ADC2 gain error - P_8.3.20 | | | | ADC2 differential non-linearity error - P_8.3.28 | | | | ADC2 integral non-linearity error - P_8.3.29 | | | | V <sub>BG</sub> - P_8.3.1" | | | | to the following parameters | | | | - P_8.1.73 | | | | - P_8.1.47 | | | | - P_8.1.62 | | | | - P_8.1.68 | | | | - P_8.1.5 | | | | - P_8.1.48 | | | | - P_8.1.6 | | | | - P_8.1.83 | | | | - P_8.1.84 | | | | - P_8.2.5 | | | | - P_8.2.6 | | | | - P_8.2.7 | | | | - P_8.1.75 | | | | <ul> <li>P_9.2.5 and P_9.2.6, values: Changed "t<sub>SYS</sub>" to "t<sub>ADC</sub>"</li> </ul> | | | 1 | • P_12.1.24 deleted. | | Rev. 1.0 | 2020-07-2 | 3 Datasheet initial release | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2023-10-23 Published by Infineon Technologies AG 81726 Munich, Germany © 2023 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference Z8F65213599 #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.